**Edition February 2011** Published by Infineon Technologies AG 81726 München, Germany © 2007 Infineon Technologies AG All Rights Reserved. #### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). ### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. Confidential Revision History: February 2011, Revision 1.1 **Previous Version: Final Data Sheet Rev.1.0** | Page | Subjects (major changes since revision 1.0) | |--------|---------------------------------------------| | 13, 14 | Footnote at "junction temperature" changed | | | | | | | | | | | | | | | | We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: ## Confidential | | Revision History, Revision 1.1 | 3 | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | <b>1</b><br>1.1<br>1.2 | Product Description Overview Features | 5 | | 2<br>2.1<br>2.2<br>2.3<br>2.4 | Functional Description General Pin Configuration and sensitive area description Marking and data matrix code description Block Diagram | 6 | | 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9 | Specification Absolute Maximum Ratings Operating Range Electrical Characteristics Magnetical Characteristics Description of Magnetic Field Test Circuit Application Circuit Typical Diagrams (measured performance) Electro Magnetic Compatibility (EMC) | 13<br>14<br>15<br>17<br>20<br>21 | | <b>4</b><br>4.1<br>4.2<br>4.3 | Package Information Lead Pull Out Force Packing and Package Dimensions of PG-SSO-2-53 Packing | 27 | #### Advanced Differential Two-Wire Hall Effect Sensor IC TLE4941plusC ## 1 Product Description #### 1.1 Overview The Hall Effect sensor IC TLE4941plusC is designed to provide information about rotational speed to modern vehicle dynamics control systems and Anti-Lock Braking Systems (ABS). The output has been designed as a two wire current interface. The sensor operates without external components and combines a fast power-up time with a low cut-off frequency. Designed specifically to meet harsh automotive requirements, excellent accuracy and sensitivity is specified over a wide temperature range and robustness to ESD and EMC has been maximized. State-of-the art BiCMOS technology is used for monolithic integration of the active sensor areas and the signal conditioning circuitry. The TLE4941plusC is additionally provided with an overmolded 1.8 nF capacitor for improved EMC performance. - · Two-wire current interface - · Dynamic self-calibration principle - Single chip solution - No external components needed - High sensitivity - South and north pole pre-induction possible - High resistive to piezo effects - · Large operating air-gaps - Wide operating temperature range - TLE4941plusC: 1.8 nF overmolded capacitor - Applicable for small pitches (2mm Hall element distance) | Product Name | Product Type | Ordering Code | Packing | |-----------------------------|--------------|---------------|-------------| | Advanced Diff. Speed Sensor | TLE4941plusC | SP000478508 | PG-SSO-2-53 | Confidential **Functional Description** #### 2 **Functional Description** #### 2.1 General The differential Hall sensor IC detects the motion of ferromagnetic and permanent magnet structures by measuring the differential flux density of the magnetic field. To detect the motion of ferromagnetic objects the magnetic field must be provided by a back biasing permanent magnet. Either south or north pole of the magnet can be attached to the back side of the IC package. Magnetic offsets of up to ± 30mT and device offsets are cancelled by a self-calibration algorithm. Only a few magnetic edges are necessary for self-calibration. After the offset calibration sequence, switching occurs when the input signal crosses the arithmetic mean of its max. and min. value (e.g. zero-crossing for sinusoidal signals). The ON and OFF state of the IC are indicated by *High* and *Low* current consumption. #### 2.2 Pin Configuration and sensitive area description Pin Description and sensitive area (view on front side marking of component) Figure 1 ## 2.3 Marking and data matrix code description Figure 2 Front side and Backside Marking of PG-SSO-2-53 ### 2.4 Block Diagram Figure 3 Block Diagram The circuit is supplied internally by a 3V voltage regulator. An on-chip oscillator serves as clock generator for the digital part of the circuit. TLE4941plusC signal path is comprised of a Hall probe pair, spaced at 2.0 mm, a differential amplifier, including a noise-limiting low-pass filter, and a comparator feeding a switched current output stage. In addition an offset cancellation feedback loop is provided by a tracking AD-converter, a digital core and an offset cancellation D/A converter. The differential input signal is digitized in the tracking A/D converter and fed into the digital core. The minimum and maximum values of the input signal are extracted and their corresponding arithmetic mean value is calculated. The offset of this mean value is determined and fed back into the offset cancellation DAC. In running mode (calibrated mode) the offset correction algorithm of the DSP is switched into a low-jitter mode, avoiding oscillation of the offset DAC LSB. Switching occurs at zero-crossing. It is only affected by the (small) remaining offset of the comparator and by the remaining propagation delay time. Signals below a defined threshold $\Delta B_{\text{Limit}}$ (see description **Figure 8**) are not detected to avoid unwanted parasitic switching. #### 2.4.1 Uncalibrated Mode The short initial offset settling time $t_{d,input}$ may delay the detection of the input signal (the sensor is not yet "awake"). The magnetic input signal is tracked by the tracking ADC and monitored within the digital core. For detection the signal transient needs to exceed a threshold DNC (digital noise constant d1). When the signal slope is identified as a rising edge (or falling edge), a trigger pulse is issued to current modulator. A second trigger pulse is issued as soon as a falling edge (or rising edge respectively) is detected (and vice versa). Confidential Functional Description The digital noise constant value changes (d1 $\rightarrow$ d2) with the magnetic field amplitude, leading to a phase shift between the magnetic input signal and output signal. This value of the digital noise constant is determined by the signal amplitude and initial offset value. The smallest DNC, indicated as d1 in figure 4, represents parameter "dB\_startup". After calibration, consecutive output edges should have a nominal delay of about 180°. Figure 4 Example for Start-up Behavior **Functional Description** #### 2.4.2 Transition to Calibrated Mode In the calibrated mode the output will switch at zero-crossing of the input signal. The phase shift between input and output signal is no longer determined by the ratio between digital noise constant and signal amplitude. Therefore a sudden change in the phase shift may occur during the transition from uncalibrated to calibrated mode. #### 2.4.3 Additional Notes The summed up change in phase shift from the first output edge issued to the output edges in calibrated mode will not exceed $\pm 90^{\circ}$ . ## 2.4.4 Output Description Under ideal conditions, the output shows a duty cycle of 50%. Under real conditions, the duty cycle is determined by the mechanical dimensions of the target wheel and its tolerances (40% to 60% might be exceeded for pitch >> 4mm due to the zero-crossing principle). Figure 5 Speed Signal (half a period = $0.5 \times 1/f_{\text{speed}}$ ) **Functional Description** 90% 50% $I_{\rm High}$ 10% $I_{\mathsf{Low}}$ $t_1$ Figure 6 Definition of Rise and Fall Time; Duty Cycle = $t_1/T$ x 100% #### 2.4.5 Behavior at Magnetic Input Signals Slower than $f_{mag} < 1Hz$ Magnetic changes exceeding $\Delta \hat{B}_{\text{startup}}$ can cause output switching of the TLE4941plusC, even at $f_{mag}$ significantly lower than 1 Hz. Depending on their amplitude edges slower than $\Delta t_{\rm startup}$ might be detected. If the digital noise constant ( $\Delta\hat{B}_{\text{startup}}$ ) is not exceeded before $\Delta t_{\text{startup}}$ a new initial self-calibration is started. In other words $\Delta\hat{B}_{\text{startup}}$ needs to be exceeded before $\Delta t_{\text{startup}}$ . Output switching strongly depends on signal amplitude and initial phase. **Functional Description** ## 2.4.6 Undervoltage Behavior The voltage supply comparator has an integrated hysteresis $V_{hys}$ with the maximum value of the release level $V_{rel}$ < 4.5V. This determines the minimum required supply voltage $V_{DD}$ of the chip. A minimum hysteresis $V_{hys}$ of 0.7V is implemented thus avoiding a toggling of the output when the supply voltage $V_{DD}$ is modulated due to the additional voltage drop at RM when switching from low to high current level and $V_{DD}$ = 4.5V (designed for use with $R_{M}$ ==75 $\Omega$ ). Figure 7 Start-up and undervoltage behavior 12 # 3 Specification ## 3.1 Absolute Maximum Ratings Table 1 Absolute Maximum Ratings $T_{\rm i}$ = -40°C to 150°C, 4.5 V $\leq V_{\rm DD} \leq$ 20 V if not indicated otherwise | Parameter | Symbol | Limit Valu | Limit Values | | Remarks | |------------------------------------|------------|------------|--------------|-------|----------------------------------------------------| | | | min. | max. | | | | Supply voltage | $V_{DD}$ | -0.3 | _ | V | T <sub>i</sub> < 80°C | | | | _ | 20 | | $T_{\rm j}$ = 150°C | | | | _ | 22 | | $t = 10 \times 5 \text{ min.}$ | | | | _ | 24 | | $t = 10 \times 5 \text{ min.}$ | | | | | | | $R_{\rm M} \ge 75~\Omega$ included in $V_{\rm DD}$ | | | | _ | 27 | | $t$ = 400 ms, $R_{\rm M} \ge 75 Ω$ | | | | | | | included in $V_{\mathrm{DD}}$ | | Reverse polarity voltage | $U_{rev}$ | -22 | | V | $R_{\rm M} \ge 75~\Omega$ included in $V_{\rm DD}$ | | | | | | | t<1 h | | Reverse polarity current | $I_{rev}$ | _ | 200 | mA | External current limitation | | | | | | | required, t<4 h | | | | | 300 | mA | External current limitation | | | | | | | required, t<1 h | | Junction temperature <sup>1)</sup> | $T_{j}$ | | | | | | | EITHER | -40 | 125 | | 10.000h | | | OR | | 150 | | 5000 h | | | OR | | 160 | | 2500 h, | | | OR | | 170 | | 500 h | | | Additional | | 190 | | 4 h, V <sub>DD</sub> < 16.5 V | | Number of power on cycles | | 500.000 | | times | | | Immunity to external fields | | | 1 | Tesla | is equivalent to 800kA/m; | | | | | | | T <sub>j</sub> =-40175°C <sup>2)</sup> | | Thermal resistance | $R_{thJA}$ | _ | 190 | K/W | 3) | | PG-SSO-2-53 | | | | | | <sup>1)</sup> This lifetime statement is an anticipation based on an extrapolation of Infineon's qualification test results. The actual lifetime of a component depends on its form of application and type of use etc. and may deviate from such statement. The lifetime statement shall in no event extend the agreed warranty period. Attention: Stresses above the max. values listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit. <sup>2)</sup> Conversion: $B=\mu_0^*H$ ( $\mu_0=4^*\pi^*10^{-7}$ ); <sup>3)</sup> Can be significantly improved by further processing like overmolding ## 3.1.1 ESD Robustness ### Table 2 ESD Protection Characterized according to Human Body Model (HBM) tests in compliance with Standard EIA/JESD22-A114-B HBM (covers MIL STD 883D) | Parameter | Symbol | Test Result | Unit | Notes | |----------------|-----------|-------------|------|-------------------------------------------------| | ESD-Protection | $V_{ESD}$ | ±12 | kV | $R = 1.5 \text{ k}\Omega,$ $C = 100 \text{ pF}$ | or >8000V for TLE4941plusC (H3B according AEC Q100) Note: Tested at room temperature # 3.2 Operating Range Table 3 Operating Range | Parameter | Symbol | Limit Valu | es | Unit | Remarks | | |-------------------------------------------|--------------------------------------|------------|------------------------|------|--------------------------------------------------------------------|--| | | | min. | max. | | | | | Supply voltage | V <sub>DD</sub><br>Extended<br>Range | 4.5<br>20 | 20<br>24 <sup>1)</sup> | V | Directly on IC leads; includes not the voltage drop at $R_{\rm M}$ | | | Supply voltage modulation | $V_{AC}$ | _ | 6 | Vpp | $V_{\rm DD}$ = 13 V $0 < f_{mod} < 150 \text{ kHz}^{2)}$ | | | Junction temperature <sup>3)</sup> | $T_{\rm j}$ | | | °C | | | | | EITHER | -40 | 125 | | 10.000h | | | | OR | | 150 | | 5000 h | | | | OR | | 160 | | 2500 h | | | | OR | | 170 | | 500 h | | | Pre-induction | $B_0$ | -500 | +500 | mT | | | | Pre-induction offset between outer probes | $\Delta B_{\mathrm{stat., I/r}}$ | -30 | +30 | mT | | | | Differential Induction | $\Delta B$ | -120 | +120 | mT | | | | Magnetic signal frequency | $f_{mag}$ | 1 | 10000 | Hz | | | <sup>1)</sup> Extended range of 20..24V is not recommended. Latch-up test with factor 1.5 is not covered. Please see max ratings also. <sup>2)</sup> sin wave <sup>3)</sup> This lifetime statement is an anticipation based on an extrapolation of Infineon's qualification test results. The actual lifetime of a component depends on its form of application and type of use etc. and may deviate from such statement. The lifetime statement shall in no event extend the agreed warranty period. ## 3.3 Electrical Characteristics Table 4 $^{1)}$ All values specified at constant amplitude and offset of input signal, over operating range, unless otherwise specified. Typical values correspond to $V_{\rm DD}$ = 12 V and $T_{\rm A}$ = 25°C | Parameter | Symbol | | | | | Remarks | | |--------------------------------------------------------------------------------------|--------------------------------------|----------------|--------|---------------|----------------|----------------------------------------------------------------------------------------------------|--| | | | min. typ. max. | | _ | | | | | Supply current | $I_{Low}$ | 5.9 | 7 | 8.4 | mA | | | | Supply current | $I_{High}$ | 11.8 | 14 | 16.8 | mA | | | | Supply current ratio | I <sub>High</sub> / I <sub>Low</sub> | 1.9 | 2.1 | 2.3 | | | | | Output rise/fall slew rate<br>TLE4941plusC | $t_{\rm r},t_{\rm f}$ | 8<br>8 | _<br>_ | 22<br>26 | mA/μs | $R_{\rm M}$ = 75 $\Omega$ +/-5%<br>$T_{\rm j}$ < 125°C<br>$T_{\rm j}$ < 170°C<br>See Figure 6 | | | Line regulation | $dI_{x}/dV_{DD}$ | | | 90 | μA/V | quasi static <sup>7)</sup> | | | Initial calibration<br>delay time | t <sub>d,input</sub> | - | 120 | 300 | μs | Additional to $n_{\text{start}}^{2)7)}$ | | | Power up time | | | | 100 | us | 3)7) | | | Magnetic edges required for offset calibration | n <sub>start</sub> | _ | - | 4 | magn.<br>edges | 5 <sup>th</sup> edge correct <sup>4)7)</sup> | | | Number of edges in uncalibrated mode | n <sub>DZ-Startup</sub> | _ | _ | 4 | edges | 7) | | | Number of edges suppressed | | | | 0 | | after power on or reset | | | Magnetic edges required for first output pulse | | 1 | | 2 | | after power on or reset | | | Duty cycle | DC | 40 | 50 | 60 | % | @ $\Delta B$ ≥2 mT sine wave see Figure 6 <sup>5)</sup> | | | Signal frequency | f | 1<br>2500 | | 2500<br>10000 | Hz | 6) | | | Jitter, $T_{\rm j}$ < 150°C<br>$T_{\rm j}$ < 170°C<br>1 Hz < $f_{mag}$ < 2500 Hz | $S_{Jit ext{-close}}$ | | | ± 2<br>± 3 | % | 1σ value $V_{\rm DD}$ = 12 V $\Delta B \geq$ 2 mT <sup>7)</sup> | | | Jitter, $T_{\rm j}$ < 150°C<br>$T_{\rm j}$ < 170°C<br>2500 Hz < $f_{mag}$ < 10000 Hz | $S_{Jit ext{-close}}$ | | | ± 3<br>± 4.5 | % | $1\sigma$ value $V_{\rm DD}$ = 12 V $\Delta B \geq$ 2 mT $^{7)}$ | | | Jitter, $T_{\rm j}$ < 150°C<br>$T_{\rm j}$ < 170°C<br>1 Hz < $f_{mag}$ < 2500 Hz | $S_{Jit ext{-far}}$ | | _ | ± 4<br>± 6 | % | 1σ value $V_{\rm DD}$ = 12 V 2 mT $\geq \Delta B > \Delta B_{\rm Limit}^{7/3}$ | | | Jitter, $T_{\rm j}$ < 150°C<br>$T_{\rm j}$ < 170°C<br>2500 Hz < $f_{mag}$ < 10000 Hz | $S_{Jit ext{-far}}$ | | | ± 6<br>± 9 | % | 1σ value<br>$V_{DD}$ = 12 V<br>2 mT $\geq \Delta B > \Delta B_{Limit}$ <sup>7)</sup> | | | Jitter at board net ripple $f_{mag}$ <10kHz | $S_{Jit-AC}$ | | | ± 0.5 | % | $V_{ m DD} = 13 \ V \pm 6 \ V_{ m pp} \ 0 < f_{ m mod} < 150 \ kHz \ \Delta B = 15 \ m mT^{7/8)}$ | | | Permitted time for edge to exceed $\Delta \hat{B}_{ ext{startup}}$ | $\Delta t_{ m startup}$ | _ | _ | 590 | ms | 7) | | | Time before chip reset <sup>9)</sup> | $\Delta t_{Reset}$ | 590 | _ | 848 | ms | 7) | | Table 4 <sup>1)</sup>All values specified at constant amplitude and offset of input signal, over operating range, unless otherwise specified. Typical values correspond to $V_{\rm DD}$ = 12 V and $T_{\rm A}$ = 25°C | Parameter | Symbol | Limit Values | | | Unit | Remarks | |-----------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | | | min. | typ. | max. | | | | Signal behavior after undervoltage or standstill > $t_{\rm Reset}$ Number of magnetic edges where the first switching occur | n <sub>DZ-Start</sub> | 1 | - | 2 | edge | Magnetic edge amplitude according to $\Delta \hat{B}_{\mathrm{startup}}$ . $t_{\mathrm{d,input}}$ has to be taken into account <sup>7)10)</sup> | | Systematic phase error of output edges during start-up and uncalibrated mode | | -90 | - | +90 | 0 | Systematical phase<br>error of "uncal" edge;<br>n <sup>th</sup> vs. n + 1 <sup>th</sup> edge<br>(does not include<br>random phase<br>error) <sup>7)</sup> | | Phase shift change during | $\Delta\Phi_{\sf switch}$ | | | | ۰ | 7) | | transition from uncalibrated to | | -45 | _ | +45 | | dB <sub>pp</sub> >4*dB <sub>startup</sub> | | calibrated mode | | -90 | | +90 | | dB <sub>pp</sub> <4*dB <sub>startup</sub> | - 1) All parameters refer to described test circuit in this document. See chapter 3.6 test circuit - 2) Occurrence of "Initial calibration delay time $t_{d,input}$ " If there is no input signal (standstill), a new initial calibration is triggered each $\Delta t_{Reset}$ . This calibration has a duration $t_{d,input}$ of max. 300 $\mu$ s. No input signal change is detected during that initial calibration time. In normal operation (signal startup) the probability of $t_{d,input}$ to come into effect is: $t_{d,input}$ time frame for new calibration 300 $\mu$ s/700 ms = 0.05%. After IC resets (e.g. after a significant undervoltage) $t_{d,input}$ will always come into effect. - 3) $V_{DD} > = 4.5V$ - 4) One magnetic edge is defined as a monotonic signal change of more than 3.3 mT - 5) During fast offset alterations, due to the calibration algorithm, exceeding the specified duty cycle is permitted for short time periods - 6) Frequency behavior not subject to production test verified by design/characterization. Frequency above 2500 Hz may have influence on jitter performance and magnetic thresholds. - 7) Not subject to production test, verified by design/characterization - 8) Disturbances are sine-wave shaped: 1sigma value - When no output switching occurs for t > Δt<sub>Reset</sub> the sensor is internally reset after each Δt<sub>Reset</sub> time frame. See also chapter "2.4.5 Behavior at Magnetic Input Signals Slower than f<sub>maq</sub> < 1Hz"</li> - 10) A loss of edges may occur at high frequencies # 3.4 Magnetic Characteristics Table 5 <sup>1)</sup>All values specified at constant amplitude and offset of input signal, over operating range, unless otherwise specified. Typical values correspond to $V_{\rm DD}$ = 12 V and $T_{\rm A}$ = 25°C | Parameter | Symbol | Limit Values | | | Unit | Remarks | |----------------------------------------------------------|---------------------------|--------------|------|------|------|------------------------------------| | | | min. | typ. | max. | | | | Limit threshold | $\Delta B_{Limit}$ | | | | mT | 2) 3) | | 1 Hz < $f_{mag}$ < 2500 Hz | | 0.35 | 0.7 | 1.5 | | | | 2500 Hz $< f_{mag} < 10000$ Hz | | | _ | 1.7 | | | | Magnetic differential field change necessary for startup | $\Delta\hat{B}_{startup}$ | _ | _ | _ | | Magnetic field change for startup | | 1 Hz < f < 2500 Hz | | 0.7 | 1.4 | 3.3 | mT | with the first edge | | 2500 Hz < f < 10000 Hz | | _ | _ | 3.9 | | (see "Uncalibrated Mode" on 2.4.1) | <sup>1)</sup> All parameters refer to described test circuit in this document. See chapter 3.6 test circuit. <sup>2)</sup> Magnetic amplitude values, sine magnetic field, limits refer to the 50% criteria. 50% of edges are missing <sup>3)</sup> $\Delta B_{\text{Limit}}$ is calculated out of measured sensitivity # 3.5 Description of Magnetic Field Figure 8 Description of differential field dB and switching threshold dB<sub>limit</sub> (calibrated mode) Note: dB is the resulting signal of difference between signal of right and left Hall element (right - left). $dB = B_2$ (right) - $B_1$ (left) Figure 9 Definition of field direction and sensor switching Note: "If a positive field is applied to the right Hall probe (located over GND pin) and a negative field (or a weaker field) is applied to the left Hall probe, the resulting output current state is high # 3.6 Test Circuit Figure 10 Test Circuit for TLE4941plusC ## 3.7 Application Circuit Circuit below shows the recommended application circuit with reverse bias and overvoltage protection. Figure 11 Application Circuit An implementation of $10\Omega$ in $V_{DD}$ path reduces minimum power supply direct on leads of the sensor, but decreases max current at $D_2$ and makes PCB more robust. This PCB represents a compromise of minimum power supply and current flow on $D_2$ . With higher values than $10\Omega$ a higher minimum supply voltage and higher robustness is reached. ## 3.8 Typical Diagrams (measured performance) Note: Temperatures above 170°C are not guaranteed by this data sheet even if shown below Figure 12 Supply Current = f(T) (left), Supply Current Ratio $I_{high}/I_{Low} = f(T)$ (right) Figure 13 Supply Current = $f(V_{DD})$ (left), Supply Current Ratio $I_{high}/I_{Low}$ = $f(V_{DD})$ (right) Figure 14 Slew Rate = f(T), $R_M = 75 \Omega$ (left), Slew Rate = $f(R_M)$ (right) Figure 15 Magnetic Threshold $\Delta B_{Limit} = f(T)$ at f = 200Hz (left), Magnetic Threshold $\Delta B_{Limit} = f(f)$ (right) Figure 16 Jitter $1\sigma$ at $\Delta B = 2$ mT at 1 kHz (left), Duty Cycle [%] $\Delta B = 2$ mT at 1 kHz (right) ## 3.9 Electro Magnetic Compatibility (EMC) Additional Information: Characterization of Electro Magnetic Compatibility are carried out on sample base of one qualification lot. Not all specification parameters have been monitored during EMC exposure. Only key parameters e.g. switching current and duty cycle have been monitored. Corresponds to Test Circuit of TLE4941/TLE4941C **Table 6** Electro Magnetic Compatibility (values depend on $R_{\rm M}!$ ) Ref. ISO 7637-1; 2000; EMC test circuit (figure 17) $\Delta B$ = 2 mT (amplitude of sinus signal); $V_{\rm DD}$ = 13.5 V; $f_{\rm B}$ = 100 Hz; T = 25°C, $R_{\rm M}$ $\geq$ 75 $\Omega$ | Parameter | Symbol | Level/Typ | Status | | |---------------|-----------|-------------|--------|--| | Testpulse 1 | $V_{EMC}$ | IV / -100 V | С | | | Testpulse 21) | 20 | IV / 100 V | С | | | Testpulse 3a | | IV / -150 V | Α | | | Testpulse 3b | | IV / 100 V | Α | | | Testpulse 4 | | IV / -7 V | В | | | Testpulse 5 | | IV / 86.5 V | С | | According to 7637-1 for test pulse 4 the test voltage shall be 12 V $\pm$ 0.2 V. Measured with $R_{\rm M}$ = 75 $\Omega$ only. Mainly the current consumption will decrease. Status C with test circuit 1. ## Ref. ISO 7637-3 Release 1995 2); EMC test circuit (figure 17) $\Delta B$ = 2 mT (amplitude of sinus signal); $V_{\rm DD}$ = 13.5 V; $f_{\rm B}$ = 100 Hz; T = 25°C; $R_{\rm M}$ $\geq$ 75 $\Omega$ | Parameter | Symbol | Level/Typ | Status | | |--------------|-----------|------------|--------|--| | Testpulse 1 | $V_{EMC}$ | IV / -30 V | A | | | Testpulse 2 | | IV / 30 V | Α | | | Testpulse 3a | | IV / -60 V | Α | | | Testpulse 3b | | IV / 40 V | Α | | ## Ref. ISO 11452-3<sup>3)</sup>; EMC test circuit (figure 17), measured in TEM-cell $\Delta B$ = 2 mT; $V_{\rm DD}$ = 13.5 V, $f_{\rm B}$ = 100 Hz; T = 25°C | Parameter | Symbol | Level/Typ | Remarks | |--------------------|-----------------------|--------------|----------------------| | EMC field strength | E <sub>TEM-Cell</sub> | IV / 250 V/m | AM = 80%, f = 1 kHz | <sup>1)</sup> According to 7637-1 the supply switched "OFF" for t = 200 ms 3) Second edition 2001-03-01 <sup>2)</sup> Testpulse 1 and 2 are carried out with capacitive coupling even if ISO 7637-3 Testpulse 1 and 2 is not requesting for capacitive coupling clamp Figure 17 EMC Test Circuit Confidential Package Information # 4 Package Information Pure tin covering (green lead plating) is used. Lead frame material is K62 (UNS: C18090) and contains CuSn1CrNiTi. Product is RoHS (restriction of hazardous substances) compliant when marked with letter G in front or after the data code marking and contains a data matrix code on the back side of the package (see also information note 136/03). Please refer to your key account team or regional sales if you need further information. Figure 18 Distance Chip to Upper Side of IC #### 4.1 Lead Pull Out Force The lead pull out force according IEC 60068-2-21 (fifth edition 1999-1) is 10N for each lead. Confidential **Package Information** #### Packing and Package Dimensions of PG-SSO-2-53 4.2 Packing Dimensions in mm of PG-SSO-2-53 (Plastic Single Small Outline Package) Figure 19 Figure 20 Package Dimensions in mm of PG-SSO-2-53 (Plastic Single Small Outline Package) Confidential Package Information # 4.3 Packing You can find all of our packages, type of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products www.infineon.com Published by Infineon Technologies AG