# CYW4334W # Single-Chip IEEE 802.11 b/g/n MAC/Baseband/ Radio with Integrated Bluetooth 4.0 The Cypress CYW4334W single-chip device provides the highest level of integration for a mobile or handheld wireless system, with integrated IEEE 802.11 b/g and single-stream IEEE 802.11n MAC/baseband/radio, and Bluetooth 4.0. It is designed to be used with external 2.4 GHz front-end modules that include power amplifiers, low-noise amplifiers, and T/R switches. Using advanced design techniques and process technology to reduce active and idle power, the CYW4334W is designed to address the needs of highly mobile devices that require minimal power consumption and compact size. It includes a power management unit which simplifies the system power topology and allows for operation directly from a mobile platform battery while maximizing battery life The CYW4334W implements the highly sophisticated Enhanced Collaborative Coexistence algorithms and hardware mechanisms, allowing for an extremely collaborative Bluetooth coexistence scheme along with coexistence support for external radios (such as cellular, GPS, WiMAX, and Ultra-Wideband) and a single shared 2.4 GHz antenna for Bluetooth and WLAN. As a result, enhanced overall quality for simultaneous voice, video, and data transmission on a handheld system is achieved. An SDIO v2.0 (including gSPI) host interface is provided for the WLAN section. An independent, high-speed UART is provided for the Bluetooth host interface. # Cypress part numbering Cypress is converting the acquired IoT part numbers from Broadcom to the Cypress part numbering scheme. Due to this conversion, there is no change in form, fit, or function as a result of offering the device with Cypress part number marking. The table provides Cypress ordering part number that matches an existing IoT part number. Cypress is converting the acquired IoT part numbers from Broadcom to the Cypress part numbering scheme. Due to this conversion, Table 1. Mapping Table for Part Number between Broadcom and Cypress | Broadcom Part Number | Cypress Part Number | |----------------------|---------------------| | BCM4334W | CYW4334W | | BCM4334WKWBG | CYW4334WKWBG | | BCM4334WKUBG | CYW4334WKUBG | ### **Features** - IEEE 802.11x Key Features - □ Single-band 2.4 GHz IEEE 802.11 b/g/n - □ Single-stream IEEE 802.11n support for 20 MHz and 40 MHz channels provides PHY layer rates up to 150 Mbps for typical upper-layer throughput in excess of 90 Mbps. - Supports the IEEE 802.11n STBC (space-time block coding) and LDPC (low-density parity check) options for improved range and power efficiency. - □ Up to 11 RF control signals are available to support external PAs and LNAs. - □ Supports a single 2.4 GHz antenna shared between WLAN and Bluetooth. - Shared Bluetooth and WLAN receive signal path eliminates the need for an external power splitter while maintaining excellent sensitivity for both Bluetooth and WLAN. - □ Internal fractional nPLL allows support for a wide range of reference clock frequencies - □ Supports IEEE 802.15.2 external coexistence interface to optimize bandwidth utilization with other co-located wireless technologies such as GPS, WiMAX, or UWB - □ Improved Tx Out of Band emissions and Rx blocking performance for LTE coexistence. - □ Supports standard SDIO v2.0 and gSPI (48 MHz) host interfaces. - □ Integrated ARM® Cortex-M3<sup>™</sup> processor and on-chip memory for complete WLAN subsystem functionality, minimizing the need to wake up the applications processor for standard WLAN functions. This allows for further minimization of power consumption, while maintaining the ability to field upgrade with future features. On-chip memory includes 512 KB SRAM and 640 KB ROM. - □ OneDriver™ software architecture for easy migration from existing embedded WLAN and Bluetooth devices as well as future devices. ### **Bluetooth Key Features** - Complies with Bluetooth Core Specification Version 4.0 + HS with provisions for supporting future specifications. - Bluetooth Class 1 or Class 2 transmitter operation - Supports extended Synchronous Connections (eSCO), for enhanced voice quality by allowing for retransmission of dropped packets. - Adaptive Frequency Hopping (AFH) for reducing radio frequency interference - Interface support—Host Controller Interface (HCI) using a high-speed UART interface and PCM for audio data - Low power consumption improves battery life of handheld devices. Cypress Semiconductor Corporation Document Number: 002-14948 Rev. \*D - Supports multiple simultaneous Advanced Audio Distribution Profiles (A2DP) for stereo sound. - Automatic frequency detection for standard crystal and TCXO values #### **General Features** - Supports battery voltage range from 2.3V to 4.8V supplies with internal switching regulator. - Programmable dynamic power management - 3072-bit One-Time Programmable (OTP) memory for storing board parameters - 8 GPIOs on the WLBGA package, 16 GPIOs on the WLCSP package - Package options: - 109 ball WLBGA (4.08 mm × 4.48 mm, 0.4 mm pitch) - 208 bump WLCSP low-profile (4.08 mm × 4.48 mm, 0.2 mm pitch) - Security: - WPA<sup>™</sup> and WPA2<sup>™</sup> (Personal) support for powerful encryption and authentication - AES and TKIP in hardware for faster data encryption and IEEE 802.11i compatibility - Reference WLAN subsystem provides Cisco® Compatible Extensions (CCX, CCX 2.0, CCX 3.0, CCX 4.0, CCX 5.0) - Reference WLAN subsystem provides Wi-Fi Protected Setup (WPS) - Worldwide regulatory support: Global products supported with worldwide homologated design ### **IOT Resources** Cypress provides a wealth of data at http://www.cypress.com/internet-things-iot to help you to select the right IoT device for your design, and quickly and effectively integrate the device into your design. Cypress provides customer access to a wide range of information, including technical documentation, schematic diagrams, product bill of materials, PCB layout information, and software updates. Customers can acquire technical documentation and software from the Cypress Support Community website (http://community.cypress.com/). # **Contents** | 1. CYW4334W Overview | 4 | |-------------------------------------------------|----| | 1.1 Introduction | 4 | | 1.2 Features | 2 | | 1.3 Standards Compliance | 5 | | 1.4 Mobile Phone Usage Model | 6 | | 2. Power Supplies and Power Management | | | 2.1 Power Supply Topology | | | 2.2 WLAN Power Management | | | 2.3 PMU Sequencing | | | 2.4 Power-Off Shutdown | | | 2.5 Power-Up/Power-Down/Reset Circuits | | | 3. Frequency References | | | 3.1 Crystal Interface and Clock Generation | | | 3.2 TCXO | | | 3.3 Frequency Selection | | | 3.4 External 32.768 kHz Low-Power Oscillator | | | 4. Bluetooth Subsystem Overview | | | 4.1 Features | | | 4.2 Bluetooth Radio | | | 5. Bluetooth Baseband Core | | | 5.1 Bluetooth 4.0 Features | | | | | | 5.2 Bluetooth Low Energy | | | 5.3 Link Control Layer | | | 5.4 Test Mode Support | | | 5.5 Bluetooth Power Management Unit | | | 5.6 Adaptive Frequency Hopping | 21 | | 5.7 Advanced Bluetooth/WLAN Coexistence | 21 | | 5.8 Fast Connection (Interlaced Page and | | | Inquiry Scans) | 21 | | 6. Music and Audio | | | 6.1 MP3 Encoder | | | 6.2 MP3 Decoder | | | 6.3 AAC Decoder | | | 7. Microprocessor and Memory Unit for Bluetooth | | | 7.1 RAM, ROM, and Patch Memory | 23 | | 7.2 Reset | | | 8. Bluetooth Peripheral Transport Unit | | | 8.1 SPI Interface and Transport Selection | | | 8.2 PCM Interface | | | 8.3 UART Interface | | | 8.4 I <sup>2</sup> S Interface | | | 9. WLAN Global Functions | | | 9.1 WLAN CPU and Memory Subsystem | | | 9.2 One-Time Programmable Memory | 35 | | 9.3 GPIO Interface | 35 | | 9.4 UART Interface | | | 9.5 JTAG Interface | 35 | | 10. WLAN Host Interfaces | 36 | | 10.1 SDIO v2.0 | 36 | | 10.2 Generic SPI Mode | 37 | | 11. Wireless LAN MAC and PHY | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | 11.1 MAC Features | | | 11.2 WLAN PHY Description | | | 12. WLAN Radio Subsystem | | | 12.1 Receiver Path | | | 12.2 Transmit Path | | | 12.3 Calibration | | | 13. Pinout and Signal Descriptions | | | 13.1 Signal Assignments | | | 13.2 Signal Descriptions | | | 13.3 I/O States | 68 | | 14. DC Characteristics | | | 14.1 Absolute Maximum Ratings | | | 14.2 Environmental Ratings | | | 14.3 Electrostatic Discharge Specifications | 72 | | 14.4 Recommended Operating Conditions | | | and DC Characteristics | | | 15. Bluetooth RF Specifications | | | 16. WLAN RF Specifications | | | 16.1 Introduction | | | 16.2 2.4 GHz Band General RF Specifications | 81 | | 16.3 WLAN 2.4 GHz Receiver Performance | | | Specifications | 81 | | 16.4 WLAN 2.4 GHz Transmitter Performance | 0.5 | | | | | Specifications | | | 16.5 General Spurious Emissions Specifications | 85 | | 16.5 General Spurious Emissions Specifications 17. Internal Regulator Electrical Specifications | 85<br><b>87</b> | | 16.5 General Spurious Emissions Specifications 17. Internal Regulator Electrical Specifications | 85<br><b>87</b><br>87 | | 16.5 General Spurious Emissions Specifications 17. Internal Regulator Electrical Specifications | 85<br><b>87</b><br>87<br>88 | | 16.5 General Spurious Emissions Specifications | 85<br>87<br>88<br>89 | | 16.5 General Spurious Emissions Specifications | 85<br>87<br>87<br>88<br>89<br>90 | | 16.5 General Spurious Emissions Specifications | 85<br>87<br>88<br>89<br>90 | | 16.5 General Spurious Emissions Specifications | 85<br>87<br>88<br>89<br>90<br>92<br>93 | | 16.5 General Spurious Emissions Specifications | 85 87 88 89 90 92 93 | | 16.5 General Spurious Emissions Specifications | 85 87 88 89 90 92 93 93 | | 16.5 General Spurious Emissions Specifications | 85 87 88 89 90 92 93 93 93 | | 16.5 General Spurious Emissions Specifications | 85<br>87<br>88<br>89<br>90<br>92<br>93<br>93<br>95 | | 16.5 General Spurious Emissions Specifications | 85<br>87<br>88<br>90<br>92<br>93<br>93<br>95<br>95 | | 16.5 General Spurious Emissions Specifications | 85<br>87<br>88<br>90<br>92<br>93<br>93<br>95<br>95 | | 16.5 General Spurious Emissions Specifications | 85 87 88 90 92 93 93 95 95 | | 16.5 General Spurious Emissions Specifications | 85 87 88 90 92 93 95 95 98 99 | | 16.5 General Spurious Emissions Specifications | 85 87 88 89 90 93 95 98 99 99 99 99 99 99 99 99 | | 16.5 General Spurious Emissions Specifications | 85 87 88 89 90 93 95 98 99 99 99 99 99 99 99 99 | | 16.5 General Spurious Emissions Specifications | 85 87 88 89 90 93 93 95 95 98 99 | | 16.5 General Spurious Emissions Specifications | 85 87 88 99 93 95 98 99 99 99 99 91 102 102 | | 16.5 General Spurious Emissions Specifications | 85 87 89 99 99 99 102 102 102 102 | | 16.5 General Spurious Emissions Specifications 17. Internal Regulator Electrical Specifications 17.1 Core Buck Switching Regulator 17.2 3.3V LDO (LDO3P3) 17.3 2.5V LDO (LDO2P5) 17.4 CLDO 17.5 LNLDO 18. System Power Consumption 18.1 WLAN Current Consumption 18.2 Bluetooth and BLE Current Consumption 18.1 SDIO/gSPI Timing 19.1 SDIO/gSPI Timing 19.2 JTAG Timing 20.1 Sequencing of Reset and Regulator Control Signals 21. Package Information 21.1 Package Thermal Characteristics 21.2 Junction Temperature Estimation and PSI <sub>JT</sub> Versus THETA <sub>JC</sub> 21.3 Environmental Characteristics | 85 87 89 99 95 95 99 99 102 102 102 103 | # 1. CYW4334W Overview ### 1.1 Introduction The Cypress CYW4334W single-chip device provides the highest level of integration for a mobile and handheld wireless systems, with integrated IEEE 802.1 b/g/n MAC/baseband/radio, Bluetooth 4.0 + EDR (enhanced data rate). It provides a small form-factor solution with minimal external components to drive down cost for mass volumes and allows for handheld device flexibility in size, form, and function. Comprehensive power management circuitry and software ensure the system can meet the needs of highly mobile devices that require minimal power consumption and reliable operation. Figure 2 shows the interconnect of all the major physical blocks in the CYW4334W and their associated external interfaces, which are described in greater detail in the following sections. 1.2 Features The CYW4334W supports the following features: - IEEE 802.11b/g/n SINGLE-band radio - Bluetooth v4.0 + EDR with integrated Class 1 PA - Concurrent Bluetooth and WLAN operation - On-chip WLAN driver execution capable of supporting IEEE 802.11 functionality - Single- and dual-antenna support - □ Single antenna with shared LNA - □ Simultaneous Bluetooth/WLAN receive with single antenna - WLAN host interface options: - □ SDIO v2.0 - □ qSPI (up to 48 MHz clock rate) - Bluetooth host digital interface (can be used concurrently with WLAN host interfaces; see above): - □ UART (up to 4 Mbps) - ECI-enhanced coexistence support, ability to coordinate Bluetooth SCO transmissions around WLAN receives - I<sup>2</sup>S/PCM for Bluetooth audio - HCI high-speed UART (H4, H4+, H5) transport support - Wideband speech support (16 bits linear data, MSB first, left justified at 4K samples/s for transparent air coding, both through I<sup>2</sup>S and PCM interface) - Bluetooth SmartAudio® technology improves voice and music quality to headsets - Bluetooth low power inquiry and page scan - Bluetooth Low Energy (BLE) support - Bluetooth Packet Loss Concealment (PLC) - Bluetooth Wide Band Speech (WBS) - Audio rate-matching algorithms - Multiple simultaneous A2DP audio stream - MP3, AAC on-chip decoder for low power music playback #### 1.3 Standards Compliance The CYW4334W supports the following standards: - Bluetooth 2.1 + EDR - Bluetooth 3.0 + HS - Bluetooth 4.0 (Bluetooth Low Energy) - IEEE 802.11n (Handheld Device Class; Section 11) - IEEE 802.11b - IEEE 802.11g - IEEE 802.11d - IEEE 802.11h - IEEE 802.11i The CYW4334W will support the following future drafts/standards: - IEEE 802.11r—Fast roaming (between APs) - IEEE 802.11k—Resource management - IEEE 802.11w—Secure management frames - IEEE 802.11 extensions: - □ IEEE 802.11e QoS enhancements (as per the WMM® specification is already supported) - □ IEEE 802.11i MAC enhancements - □ IEEE 802.11r fast roaming support - □ IEEE 802.11k radio resource measurement The CYW4334W supports the following security features and proprietary protocols: - Security: - □ WEP - □ WPA™ Personal - □ WPA2™ Personal - □ WMM - □ WMM-PS (U-APSD) - □ WMM-SA - □ WAPI - □ AES (Hardware Accelerator) - □ TKIP (HW Accelerator) - □ CKIP (SW Support) - Proprietary Protocols: - □ CCXv2 - □ CCXv3 - □ CCXv4 - □ CCXv5 - IEEE 802.15.2 Coexistence Compliance—on silicon solution compliant with IEEE 3 wire requirements # 1.4 Mobile Phone Usage Model The CYW4334W incorporates a number of unique features to simplify integration into mobile phone platforms. Its flexible PCM and UART interfaces enable it to transparently connect with the existing circuits. In addition, the TCXO and LPO inputs allow the use of existing handset features to further minimize the size, power, and cost of the complete system. - The PCM interface provides multiple modes of operation to support both master and slave as well as hybrid interfacing to single or multiple external codec devices. - The UART interface supports hardware flow control with tight integration to power control sideband signaling to support the lowest power operation. - The TCXO interface accommodates any of the typical reference frequencies used by cell phones. - The highly linear design of the radio transceiver ensures that the device has the lowest spurious emissions output regardless of the state of operation. It has been fully characterized in the global cellular bands. - The transceiver design has excellent blocking (eliminating desensitization of the Bluetooth receiver) and intermodulation performance (distortion of the transmitted signal caused by the mixing of the cellular and Bluetooth transmissions) in the presence of a any cellular transmission (GSM®, GPRS, CDMA, WCDMA, or iDEN). Minimal external filtering is required for integration inside the handset. The CYW4334W is designed to provide direct interface with new and existing handset designs as shown in Figure 3. Document Number: 002-14948 Rev. \*D # 2. Power Supplies and Power Management # 2.1 Power Supply Topology One Buck regulator, multiple LDO regulators, and a Power Management Unit (PMU) are integrated into the CYW4334W. All regulators are programmable via the PMU. These blocks simplify power supply design for Bluetooth and WLAN functions in embedded designs. A single VBAT (2.3V to 4.8V) and VIO supply (1.8V to 3.3V) can be used, with all additional voltages being provided by the regulators in the CYW4334W. Two control signals, BT\_REG\_ON and WL\_REG\_ON, are used to power-up the regulators and take the respective section out of reset. The CBUCK CLDO and LNLDO power up when any of the reset signals are deasserted. All regulators are powered down only when both BT\_REG\_ON and WL\_REG\_ON are deasserted. The CLDO and LNLDO may be turned off/on based on the dynamic demands of the digital baseband. The CYW4334W allows for an extremely low power-consumption mode by completely shutting down the CBUCK, CLDO, and LNDLO regulators. When in this state, LPLDO1 and LPLDO2 (which are low-power linear regulators that are supplied by the system VIO supply) provide the CYW4334W with all the voltages it requires, further reducing leakage currents. #### 2.1.1 CYW4334W PMU Features - VBAT to 1.35Vout (372 mA maximum) Core-Buck (CBUCK) switching regulator - VBAT to 3.3Vout (50 mA maximum) LDO3P3 (external-capacitor) - VBAT to 2.5Vout (70 mA maximum) LDO2P5 (external-capacitor) - 1.35V to 1.2Vout (100 mA maximum) LNLDO (external-capacitor) - 1.35V to 1.2Vout (150 mA maximum) CLDO (external-capacitor) - Additional internal LDOs (not externally accessible) Figure 4 shows the regulators and a typical power topology. Document Number: 002-14948 Rev. \*D Page 7 of 109 Figure 4. Typical Power Topology ### 2.2 WLAN Power Management The CYW4334W has been designed with the stringent power consumption requirements of mobile devices in mind. All areas of the chip design are optimized to minimize power consumption. Silicon processes and cell libraries were chosen to reduce leakage current and supply voltages. Additionally, the CYW4334W integrated RAM is a high Vt memory with dynamic clock control. The dominant supply current consumed by the RAM is leakage current only. Additionally, the CYW4334W includes an advanced WLAN power management unit (PMU) sequencer. The PMU sequencer provides significant power savings by putting the CYW4334W into various power management states appropriate to the current environment and activities that are being performed. The power management unit enables and disables internal regulators, switches, and other blocks based on a computation of the required resources and a table that describes the relationship between resources and the time needed to enable and disable them. Power up sequences are fully programmable. Configurable, free-running counters (running at 32.768 kHz LPO clock) in the PMU sequencer are used to turn on/turn off individual regulators and power switches. Clock speeds are dynamically changed (or gated altogether) for the current mode. Slower clock speeds are used wherever possible. The CYW4334W WLAN power states are described as follows: - Active mode—All WLAN blocks in the CYW4334W are powered up and fully functional with active carrier sensing and frame transmission and receiving. All required regulators are enabled and put in the most efficient mode based on the load current. Clock speeds are dynamically adjusted by the PMU sequencer. - Doze mode—The radio, analog domains, and most of the linear regulators are powered down. The rest of the CYW4334W remains powered up in an IDLE state. All main clocks (PLL, crystal oscillator or TCXO) are shut down to reduce active power to the minimum. The 32.768 kHz LPO clock is available only for the PMU sequencer. This condition is necessary to allow the PMU sequencer to wake up the chip and transition to Active mode. In Doze mode, the primary power consumed is due to leakage current. - Deep-sleep mode—Most of the chip including both analog and digital domains and most of the regulators are powered off. Logic states in the digital core are saved and preserved into a retention memory in the always-ON domain before the digital core is powered off. Upon a wake-up event triggered by the PMU timers, an external interrupt or a host resume through the SDIO bus, logic states in the digital core are restored to their pre-deep-sleep settings to avoid lengthy hardware reinitialization. - Power-down mode—The CYW4334W is effectively powered off by shutting down all internal regulators. The chip is brought out of this mode by external logic re-enabling the internal regulators. ### 2.3 PMU Sequencing The PMU sequencer is responsible for minimizing system power consumption. It enables and disables various system resources based on a computation of the required resources and a table that describes the relationship between resources and the time needed to enable and disable them. Resource requests may come from several sources: clock requests from cores, the minimum resources defined in the ResourceMin register, and the resources requested by any active resource request timers. The PMU sequencer maps clock requests into a set of resources required to produce the requested clocks. Each resource is in one of four states: enabled, disabled, transition\_on, and transition\_off and has a timer that contains 0 when the resource is enabled or disabled and a non-zero value in the transition states. The timer is loaded with the time\_on or time\_off value of the resource when the PMU determines that the resource must be enabled or disabled. That timer decrements on each 32.768 kHz PMU clock. When it reaches 0, the state changes from transition\_off to disabled or transition\_on to enabled. If the time\_on value is 0, the resource can go immediately from disabled to enabled. Similarly, a time\_off value of 0 indicates that the resource can go immediately from enabled to disabled. The terms enable sequence and disable sequence refer to either the immediate transition or the timer load-decrement sequence. During each clock cycle, the PMU sequencer performs the following actions: - 1. Computes the required resource set based on requests and the resource dependency table. - 2. Decrements all timers whose values are non zero. If a timer reaches 0, the PMU clears the ResourcePending bit for the resource and inverts the ResourceState bit. - 3. Compares the request with the current resource status and determines which resources must be enabled or disabled. - 4. Initiates a disable sequence for each resource that is enabled, no longer being requested, and has no powered up dependents. - 5. Initiates an enable sequence for each resource that is disabled, is being requested, and has all of its dependencies enabled. ### 2.4 Power-Off Shutdown The CYW4334W provides a low-power shutdown feature that allows the device to be turned off while the host, and any other devices in the system, remain operational. When the CYW4334W is not needed in the system, VDDIO\_RF and VDDC are shut down while VDDIO remains powered. This allows the CYW4334W to be effectively off while keeping the I/O pins powered so that they do not draw extra current from any other devices connected to the I/O. During a low-power shut-down state, provided VDDIO remains applied to the CYW4334W, all outputs are tristated, and most inputs signals are disabled. Input voltages must remain within the limits defined for normal operation. This is done to prevent current paths Document Number: 002-14948 Rev. \*D Page 9 of 109 # **ADVANCE** or create loading on any digital signals in the system, and enables the CYW4334W to be fully integrated in an embedded device and take full advantage of the lowest power-savings modes. Two signals on the CYW4334W, the frequency reference input (WRF\_XTAL\_CAB\_OP) and the LPO\_IN input, are designed to be high-impedance inputs that do not load down the driving signal even if the chip does not have VDDIO power applied to it. When the CYW4334W is powered on from this state, it is the same as a normal power-up and the device does not retain any information about its state from before it was powered down. # 2.5 Power-Up/Power-Down/Reset Circuits The CYW4334W has two signals (see Table 2) that enable or disable the Bluetooth and WLAN circuits and the internal regulator blocks, allowing the host to control power consumption. For timing diagrams of these signals and the required power-up sequences, see Section 20. "Power-Up Sequence and Timing," on page 99. Table 2. Power-Up/Power-Down/Reset Control Signals | Signal | Description | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WL_REG_ON | This signal is used by the PMU (with BT_REG_ON) to power up the WLAN section. It is also OR-gated with the BT_REG_ON input to control the internal CYW4334W regulators. When this pin is high, the regulators are enabled and the WLAN section is out of reset. When this pin is low, the WLAN section is in reset. If BT_REG_ON and WL_REG_ON are both low, the regulators are disabled. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. | | BT_REG_ON | This signal is used by the PMU (with WL_REG_ON) to decide whether or not to power down the internal CYW4334W regulators. If BT_REG_ON and WL_REG_ON are low, the regulators will be disabled. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. | Document Number: 002-14948 Rev. \*D Page 10 of 109 # 3. Frequency References An external crystal is used for generating all radio frequencies and normal operation clocking. As an alternative, an external frequency reference driven by a temperature-compensated crystal oscillator (TCXO) signal may be used. In addition, a low-power oscillator (LPO) is provided for lower power mode timing. **Note:** The crystal and TCXO implementations have different power supplies (WRF\_XTAL\_VDD1P2 for crystal, WRF\_TCXO\_VDD for TCXO). ### 3.1 Crystal Interface and Clock Generation The CYW4334W can use an external crystal to provide a frequency reference. The recommended configuration for the crystal oscillator including all external components is shown in Figure 5. Consult the reference schematics for the latest configuration. Figure 5. Recommended Oscillator Configuration A fractional-N synthesizer in the CYW4334W generates the radio frequencies, clocks, and data/packet timing, enabling it to operate using a wide selection of frequency references. For SDIO applications, the default frequency reference is a 37.4 MHz crystal or TCXO. The signal characteristics for the crystal interface are listed in Table 3 on page 13. **Note:** Although the fractional-N synthesizer can support alternative reference frequencies, frequencies other than the default require support to be added in the driver, plus additional extensive system testing. Contact Cypress for further details. ### **3.2 TCXO** As an alternative to a crystal, an external precision TCXO can be used as the frequency reference, provided that it meets the Phase Noise requirements listed in Table 3 on page 13. When the clock is provided by an external TCXO, there are two possible connection methods, as shown in Figure 6 and Figure 7: - 1. If the TCXO is dedicated to driving the CYW4334W, it should be connected to the WRF\_XTAL\_OP pin through an external 1000 pF coupling capacitor, as shown in Figure 6. The internal clock buffer connected to this pin will be turned OFF when the CYW4334W goes into sleep mode. When the clock buffer turns ON and OFF there will be a small impedance variation. Power must be supplied to the WRF\_XTAL\_VDD1P2 pin. - 2. For 2.4 GHz operation only, an alternative is to DC-couple the TCXO to the WRF\_TCXO\_CK pin, as shown in Figure 7. Use this method when the same TCXO is shared with other devices and a change in the input impedance is not acceptable because it may cause a frequency shift that cannot be tolerated by the other device sharing the TCXO. This pin is connected to a clock buffer powered from WRF\_TCXO\_VDD. If the power supply to this buffer is always on (even in sleep mode), the clock buffer is always on, thereby ensuring a constant input impedance in all states of the device. The maximum current drawn from WRF\_TCXO\_VDD is approximately 500 μA. Figure 6. Recommended Circuit to Use with an External Dedicated TCXO Figure 7. Recommended Circuit to Use with an External Shared TCXO ### 3.3 Frequency Selection # Table 3. Crystal Oscillator and External Clock - Requirements and Performance | Parameter Conditions/Notes | | Crystal <sup>a</sup> | | | External Frequency<br>Reference <sup>b c</sup> | | | | |-------------------------------------------------------------------------------|----------------------------------------------------|----------------------|--------|--------|------------------------------------------------|-----|------|-------------------| | | | Min | Тур | Max | Min | Тур | Max | Units | | Frequency | - | Between | 12 MHz | and 52 | MHz <sup>d,e</sup> | | | | | Crystal load capacitance | _ | _ | 12 | ı | _ | _ | | pF | | ESR | _ | _ | - | 60 | _ | _ | | Ω | | Drive level | External crystal requirement | 200 <sup>f</sup> | ı | ı | _ | _ | | μW | | Input impedance | Resistive | 30 | 100 | - | 30 | 100 | - | kΩ | | (WRF_XTAL_OP) | Capacitive | _ | - | 7.5 | _ | _ | 7.5 | pF | | Input impedance | Resistive | _ | - | - | 30k | 100 | - | Ω | | (WRF_TCXO_IN) | Capacitive | _ | - | - | _ | _ | 4 | pF | | WRF_XTAL_OP Input low level | DC-coupled digital signal | - | - | _ | 0 | - | 0.2 | V | | WRF_XTAL_OP Input high level | DC-coupled digital signal | - | _ | _ | 1.0 | - | 1.26 | V | | WRF_XTAL_OP input voltage | AC-coupled analog signal (see Figure 6 on page 12) | - | - | _ | 400 | - | 1200 | mV <sub>p-p</sub> | | WRF_TCXO_IN Input voltage | DC-coupled analog signal (see Figure 7 on page 12) | - | - | _ | 400 | - | 1980 | mV <sub>p-p</sub> | | Frequency tolerance over the lifetime of the equipment, including temperature | Without trimming | -20 | I | 20 | -20 | _ | 20 | ppm | | Duty cycle | 37.4 MHz clock | _ | _ | - | 40 | 50 | 60 | % | | Phase noise | 37.4 MHz clock at 10 kHz offset | _ | - | - | - | _ | -131 | dBc/Hz | | (802.11b/g) | 37.4 MHz clock at 100 kHz or greater offset | - | - | _ | _ | - | -138 | dBc/Hz | | Phase noise | 37.4 MHz clock at 10 kHz offset | _ | _ | 1 | _ | _ | -136 | dBc/Hz | | (802.11n, 2.4 GHz) | 37.4 MHz clock at 100 kHz or greater offset | - | - | - | _ | - | -143 | dBc/Hz | - a. (Crystal) Use WRF XTAL OP and WRF XTAL ON, internal power to pin WRF XTAL VDD1P2. - b. (TCXO) See "TCXO" on page 11 for alternative connection methods. - c. For a clock reference other than 37.4 MHz, $20 \times log10(f/37.4)$ dB should be added to the limits, where f = the reference clock frequency in MHz. - d. BT\_TM6 should be tied low for a 52 MHz clock reference. For other frequencies, BT\_TM6 should be tied high. Note that 52 MHz is not an auto-detected frequency using the LPO clock. - e. The frequency step size is approximately 80 Hz resolution. - f. The crystal should be capable of handling a 200uW drive level from the CYW4334W. Any frequency within the ranges specified for the crystal and TCXO reference may be used. These include not only the standard handset reference frequencies of 12, 13, 14.4, 16.2, 16.8, 19.2, 19.44, 19.68, 19.8, 20, 26, 37.4, and 52 MHz, but also other frequencies in this range, with approximately 80 Hz resolution. The CYW4334W must have the reference frequency set correctly in order for any of the UART or PCM interfaces to function correctly, since all bit timing is derived from the reference frequency. **Note:** The fractional-N synthesizer can support many reference frequencies. However, frequencies other than the default require support to be added in the driver plus additional, extensive system testing. Contact Cypress for further details The reference frequency for the CYW4334W may be set in the following ways: Document Number: 002-14948 Rev. \*D - Set the xtalfreq=xxxxx parameter in the nvram.txt file (used to load the driver) to correctly match the crystal frequency. - Auto-detect any of the standard handset reference frequencies using an external LPO clock. For applications such as handsets and portable smart communication devices, where the reference frequency is one of the standard frequencies commonly used, the CYW4334W automatically detects the reference frequency and programs itself to the correct reference frequency. In order for auto frequency detection to work correctly, the CYW4334W must have a valid and stable 32.768 kHz LPO clock that meets the requirements listed in Table 4 on page 14 and is present during power-on reset. ### 3.4 External 32.768 kHz Low-Power Oscillator The CYW4334W uses a secondary low frequency clock for low-power-mode timing. Either the internal low-precision LPO or an external 32.768 kHz precision oscillator is required. The internal LPO frequency range is approximately 33 kHz $\pm$ 30% over process, voltage, and temperature, which is adequate for some applications. However, a trade-off caused by this wide LPO tolerance is a small current consumption increase during WLAN power save mode that is incurred by the need to wake up earlier to avoid missing beacons. Whenever possible, the preferred approach for WLAN is to connect a precision external 32.768 kHz clock to the LPO\_IN pin that meets the requirements listed in Table 4 . **Note:** Bluetooth operations require the use of an external LPO that meets the requirements listed in Table 4. Table 4. External 32.768 kHz Sleep Clock Specifications | Parameter | LPO Clock | Units | |----------------------------------------|--------------------------|---------| | Nominal input frequency | 32.768 | kHz | | Frequency accuracy | ±200 | ppm | | Duty cycle | 30 – 70 | % | | Input signal amplitude | 200 – 3300 | mV, p-p | | Input impedance <sup>a, b</sup> | > 100 | kΩ | | | < 5 | pF | | Signal type | Square-wave or sine-wave | _ | | Clock jitter (during initial start-up) | < 10,000 | ppm | - a. This pin is internally ac coupled. - b. When power is applied or switched off. Document Number: 002-14948 Rev. \*D Page 14 of 109 Page 15 of 109 # 4. Bluetooth Subsystem Overview The Cypress CYW4334W is a Bluetooth 4.0 + EDR-compliant, baseband processor/2.4 GHz transceiver. It features the highest level of integration and eliminates all critical external components, thus minimizing the footprint, power consumption, and system cost of a Bluetooth solution. The CYW4334W is the optimal solution for any Bluetooth voice and/or data application. The Bluetooth subsystem presents a standard Host Controller Interface (HCI) via a high speed UART and PCM for audio. The CYW4334W incorporates all Bluetooth 4.0 features including Secure Simple Pairing, Sniff Subrating, and Encryption Pause and Resume. The CYW4334W Bluetooth radio transceiver provides enhanced radio performance to meet the most stringent mobile phone temperature applications and the tightest integration into mobile handsets and portable devices. It is fully compatible with any of the standard TCXO frequencies and provides full radio compatibility to operate simultaneously with GPS, WLAN, and cellular radios. The Bluetooth transmitter also features a Class 1 power amplifier with Class 2 capability. #### 4.1 Features Major Bluetooth features of the CYW4334W include: - Supports key features of upcoming Bluetooth standards - Fully supports Bluetooth Core Specification version 4.0 + (Enhanced Data Rate) EDR features: - ☐ Adaptive Frequency Hopping (AFH) - □ Quality of Service (QoS) - □ Extended Synchronous Connections (eSCO)—Voice Connections - ☐ Fast Connect (interlaced page and inquiry scans) - ☐ Secure Simple Pairing (SSP) - □ Sniff Subrating (SSR) - □ Encryption Pause Resume (EPR) - ☐ Extended Inquiry Response (EIR) - ☐ Link Supervision Timeout (LST) - UART baud rates up to 4 Mbps - Supports all Bluetooth 4.0 + HS packet types - Supports maximum Bluetooth data rates over HCI UART - Multipoint operation with up to seven active slaves - □ Maximum of seven simultaneous active ACL links - □ Maximum of three simultaneous active SCO and eSCO connections with scatternet support - Trigger Cypress fast connect (TBFC) - Narrowband and wideband packet loss concealment - Scatternet operation with up to four active piconets with background scan and support for scatter mode - High-speed HCI UART transport support with low-power out-of-band BT\_DEV\_WAKE and BT\_HOST\_WAKE signaling (see "Host Controller Power Management" on page 18) - Channel quality driven data rate and packet type selection - Standard Bluetooth test modes - Extended radio and production test mode features - Full support for power savings modes - □ Bluetooth clock request - □ Bluetooth standard sniff - □ Deep-sleep modes and software regulator shutdown - □ TCXO input and auto-detection of all standard handset clock frequencies. Also supports a low-power crystal, which can be used during power save mode for better timing accuracy. ### 4.2 Bluetooth Radio The CYW4334W has an integrated radio transceiver that has been optimized for use in 2.4 GHz Bluetooth wireless systems. It has been designed to provide low-power, low-cost, robust communications for applications operating in the globally available 2.4 GHz unlicensed ISM band. It is fully compliant with the Bluetooth Radio Specification and EDR specification and meets or exceeds the requirements to provide the highest communication link quality of service. #### 4.2.1 Transmit The CYW4334W features a fully integrated zero-IF transmitter. The baseband transmit data is GFSK-modulated in the modem block and upconverted to the 2.4 GHz ISM band in the transmitter path. The transmitter path consists of signal filtering, I/Q upconversion, output power amplifier, and RF filtering. The transmitter path also incorporates $\pi/4$ –DQPSK for 2 Mbps and 8–DPSK for 3 Mbps to support EDR. The transmitter section is compatible to the Bluetooth Low Energy specification. The transmitter PA bias can also be adjusted to provide Bluetooth class 1 or class 2 operation. #### 4.2.2 Digital Modulator The digital modulator performs the data modulation and filtering required for the GFSK, $\pi/4$ –DQPSK, and 8–DPSK signal. The fully digital modulator minimizes any frequency drift or anomalies in the modulation characteristics of the transmitted signal and is much more stable than direct VCO modulation schemes. # 4.2.3 Digital Demodulator and Bit Synchronizer The digital demodulator and bit synchronizer take the low-IF received signal and perform an optimal frequency tracking and bit-synchronization algorithm. ### 4.2.4 Power Amplifier The fully integrated PA supports Class 1 or Class 2 output using a highly linearized, temperature-compensated design. This provides greater flexibility in front-end matching and filtering. Due to the linear nature of the PA combined with some integrated filtering, external filtering is required to meet the Bluetooth and regulatory harmonic and spurious requirements. For integrated mobile handset applications in which Bluetooth is integrated next to the cellular radio, external filtering can be applied to achieve near thermal noise levels for spurious and radiated noise emissions. The transmitter features a sophisticated on-chip transmit signal strength indicator (TSSI) block to keep the absolute output power variation within a tight range across process, voltage, and temperature. #### 4.2.5 Receiver The receiver path uses a low-IF scheme to downconvert the received signal for demodulation in the digital demodulator and bit synchronizer. The receiver path provides a high degree of linearity, an extended dynamic range, and high-order on-chip channel filtering to ensure reliable operation in the noisy 2.4 GHz ISM band. The front-end topology with built-in out-of-band attenuation enables the CYW4334W to be used in most applications with minimal off-chip filtering. For integrated handset operation, in which the Bluetooth function is integrated close to the cellular transmitter, external filtering is required to eliminate the desensitization of the receiver by the cellular transmit signal. ## 4.2.6 Digital Demodulator and Bit Synchronizer The digital demodulator and bit synchronizer take the low-IF received signal and perform an optimal frequency tracking and bit synchronization algorithm. #### 4.2.7 Receiver Signal Strength Indicator The radio portion of the CYW4334W provides a Receiver Signal Strength Indicator (RSSI) signal to the baseband, so that the controller can take part in a Bluetooth power-controlled link by providing a metric of its own receiver signal strength to determine whether the transmitter should increase or decrease its output power. #### 4.2.8 Local Oscillator Generation Local Oscillator (LO) generation provides fast frequency hopping (1600 hops/second) across the 79 maximum available channels. The LO generation subblock employs an architecture for high immunity to LO pulling during PA operation. The CYW4334W uses an internal RF and IF loop filter. ### 4.2.9 Calibration The CYW4334W radio transceiver features an automated calibration scheme that is fully self contained in the radio. No user interaction is required during normal operation or during manufacturing to provide the optimal performance. Calibration optimizes the performance of all the major blocks within the radio to within 2% of optimal conditions, including gain and phase characteristics of filters, matching between key components, and key gain blocks. This takes into account process variation and temperature variation. Calibration occurs transparently during normal operation during the settling time of the hops and calibrates for temperature variations as the device cools and heats during normal operation in its environment. ### 5. Bluetooth Baseband Core The Bluetooth Baseband Core (BBC) implements all of the time critical functions required for high-performance Bluetooth operation. The BBC manages the buffering, segmentation, and routing of data for all connections. It also buffers data that passes through it, handles data flow control, schedules SCO/ACLTX/RX transactions, monitors Bluetooth slot usage, optimally segments and packages data into baseband packets, manages connection status indicators, and composes and decodes HCI packets. In addition to these functions, it independently handles HCI event types, and HCI command types. The following transmit and receive functions are also implemented in the BBC hardware to increase reliability and security of the TX/RX data before sending over the air: - Symbol timing recovery, data deframing, forward error correction (FEC), header error control (HEC), cyclic redundancy check (CRC), data decryption, and data dewhitening in the receiver. - Data framing, FEC generation, HEC generation, CRC generation, key generation, data encryption, and data whitening in the transmitter. #### 5.1 Bluetooth 4.0 Features The BBC supports all Bluetooth 4.0 features, with the following benefits: - Dual-mode bluetooth Low Energy (BT and BLE operation) - Extended Inquiry Response (EIR): Shortens the time to retrieve the device name, specific profile, and operating mode. - Encryption Pause Resume (EPR): Enables the use of Bluetooth technology in a much more secure environment. - Sniff Subrating (SSR): Optimizes power consumption for low duty cycle asymmetric data flow, which subsequently extends battery life. - Secure Simple Pairing (SSP): Reduces the number of steps for connecting two devices, with minimal or no user interaction required. - Link Supervision Time Out (LSTO): Additional commands added to HCI and Link Management Protocol (LMP) for improved link time-out supervision. - QoS enhancements: Changes to data traffic control, which results in better link performance. Audio, human interface device (HID), bulk traffic, SCO, and enhanced SCO (eSCO) are improved with the erroneous data (ED) and packet boundary flag (PBF) enhancements. # 5.2 Bluetooth Low Energy The CYW4334W is forward compatible with the impending Bluetooth Low Energy operating mode, which provides a dramatic reduction in the power consumption of the Bluetooth radio and baseband. The primary application for this mode is to provide support for low data rate devices, such as sensors and remote controls. # 5.3 Link Control Layer The link control layer is part of the Bluetooth link control functions that are implemented in dedicated logic in the link control unit (LCU). This layer consists of the command controller that takes commands from the software, and other controllers that are activated or configured by the command controller, to perform the link control tasks. Each task performs a different state in the Bluetooth Link Controller. - Major states: - □ Standby - □ Connection - Substates: - □ Page - □ Page Scan - □ Inquiry - □ Inquiry Scan - □ Sniff #### 5.4 Test Mode Support The CYW4334W fully supports Bluetooth Test mode as described in Part I:1 of the *Specification of the Bluetooth System Version 3.0*. This includes the transmitter tests, normal and delayed loopback tests, and reduced hopping sequence. In addition to the standard Bluetooth Test Mode, the CYW4334W also supports enhanced testing features to simplify RF debugging and qualification and type-approval testing. These features include: ■ Fixed frequency carrier wave (unmodulated) transmission Document Number: 002-14948 Rev. \*D - □ Simplifies some type-approval measurements (Japan) - □ Aids in transmitter performance analysis - Fixed frequency constant receiver mode - □ Receiver output directed to I/O pin - □ Allows for direct BER measurements using standard RF test equipment - □ Facilitates spurious emissions testing for receive mode - Fixed frequency constant transmission - ☐ Eight-bit fixed pattern or PRBS-9 - □ Enables modulated signal measurements with standard RF test equipment ### 5.5 Bluetooth Power Management Unit The Bluetooth Power Management Unit (PMU) provides power management features that can be invoked by either software through power management registers or packet handling in the baseband core. The power management functions provided by the CYW4334W are: - RF Power Management - Host Controller Power Management - BBC Power Management ### 5.5.1 RF Power Management The BBC generates power-down control signals for the transmit path, receive path, PLL, and power amplifier to the 2.4 GHz transceiver. The transceiver then processes the power-down functions accordingly. #### 5.5.2 Host Controller Power Management When running in UART mode, the CYW4334W can be configured so that dedicated signals are used for power management hand-shaking between the CYW4334W and the host. The basic power saving functions supported by those hand-shaking signals include the standard Bluetooth defined power savings modes and standby modes of operation. **Note:** Table 5 describes the power-control hand-shake signals used with the UART interface. The pad function control register is set to 0 for these pins (see "Multiplexed Bluetooth GPIO Signals" on page 66 for details). **Table 5. Power Control Pin Description** | Signal | Mapped to Pin | Туре | Description | |--------------|----------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BT_DEV_WAKE | BT_GPIO_0 | I | Bluetooth device wake-up: Signal from the host to the CYW4334W indicating that the host requires attention. Asserted: The Bluetooth device must wake-up or remain awake. Deasserted: The Bluetooth device may sleep when sleep criteria are met. The polarity of this signal is software configurable and can be asserted high or low. | | BT_HOST_WAKE | BT_GPIO_1 | 0 | Host wake up. Signal from the CYW4334W to the host indicating that the CYW4334W requires attention. Asserted: Host device must wake-up or remain awake. Deasserted Host device may sleep when sleep criteria are met. The polarity of this signal is software configurable and can be asserted high or low. | | CLK_REQ | BT_CLK_REQ_OUT<br>WL_CLK_REQ_OUT | 0 | The CYW4334W asserts CLK_REQ when Bluetooth or WLAN wants the host to turn on the reference clock. The CLK_REQ polarity is active-high. Add an external 100 k $\Omega$ pull-down resistor to ensure the signal is deasserted when the CYW4334W powers up or resets when VDDIO is present. | Document Number: 002-14948 Rev. \*D Page 18 of 109 # 5.5.3 BBC Power Management The following are low-power operations for the BBC: - Physical layer packet-handling turns the RF on and off dynamically within transmit/receive packets. - Bluetooth-specified low-power connection modes: sniff, hold, and park. While in these modes, the CYW4334W runs on the low-power oscillator and wakes up after a predefined time period. - A low-power shutdown feature allows the device to be turned off while the host and any other devices in the system remain operational. When the CYW4334W is not needed in the system, the RF and core supplies are shut down while the I/O remains powered. This allows the CYW4334W to effectively be off while keeping the I/O pins powered so they do not draw extra current from any other devices connected to the I/O. During the low-power shut-down state, provided VDDIO remains applied to the CYW4334W, all outputs are tri-stated, and most input signals are disabled. Input voltages must remain within the limits defined for normal operation. This is done to prevent current paths or create loading on any digital signals in the system and enables the CYW4334W to be fully integrated in an embedded device to take full advantage of the lowest power-saving modes. Two CYW4334W input signals are designed to be high-impedance inputs that do not load the driving signal even if the chip does not have VDDIO power supplied to it: the frequency reference input (WRF\_TCXO\_IN) and the 32.768 kHz input (LPO). When the CYW4334W is powered on from this state, it is the same as a normal power-up, and the device does not contain any information about its state from the time before it was powered down. ### 5.5.4 Wideband Speech The CYW4334W provides support for wideband speech (WBS) using on-chip Smart Audio technology. The CYW4334W can perform subband-codec (SBC), as well as mSBC, encoding and decoding of linear 16 bits at 16 kHz (256 Kbps rate) transferred over the PCM bus. #### 5.5.5 Packet Loss Concealment Packet Loss Concealment (PLC) improves apparent audio quality for systems with marginal link performance. Bluetooth messages are sent in packets. When a packet is lost, it creates a gap in the received audio bit-stream. Packet loss can be mitigated in several ways: - Fill in zeros. - Ramp down the output audio signal toward zero (this is the method used in current Bluetooth headsets). - Repeat the last frame (or packet) of the received bit-stream and decode it as usual (frame repeat). These techniques cause distortion and popping in the audio stream. The CYW4334W uses a proprietary waveform extension algorithm to provide dramatic improvement in the audio quality. Figure 10 and Figure 10 show audio waveforms with and without Packet Loss Concealment. Cypress PLC/BEC algorithms also support wide band speech. Figure 9. CVSD Decoder Output Waveform Without PLC Figure 10. CVSD Decoder Output Waveform After Applying PLC #### 5.5.6 Audio Rate-Matching Algorithms The CYW4334W has an enhanced rate-matching algorithm that uses interpolation algorithms to reduce audio stream iitter that may be present when the rate of audio data coming from the host is not the same as the Bluetooth audio data rates. #### 5.5.7 Codec Encoding The CYW4334W can support SBC and mSBC encoding and decoding for wideband speech. #### 5.5.8 Multiple Simultaneous A2DP Audio Stream The CYW4334W has the ability to take a single audio stream and output it to multiple Bluetooth devices simultaneously. This allows a user to share his or her music (or any audio stream) with a friend. Document Number: 002-14948 Rev. \*D Page 20 of 109 ### 5.5.9 Burst Buffer Operation The CYW4334W has a data buffer that can buffer data being sent over the HCI and audio transports, then send the data at an increased rate. This mode of operation allows the host to sleep for the maximum amount of time, dramatically reducing system current consumption. # 5.6 Adaptive Frequency Hopping The CYW4334W gathers link quality statistics on a channel by channel basis to facilitate channel assessment and channel map selection. The link quality is determined using both RF and baseband signal processing to provide a more accurate frequency-hop map. #### 5.7 Advanced Bluetooth/WLAN Coexistence The CYW4334W includes advanced coexistence technologies that are only possible with a Bluetooth/WLAN integrated die solution. These coexistence technologies are targeted at small form-factor platforms, such as cell phones and media players, including applications such as VoWLAN + SCO and Video-over-WLAN + High Fidelity BT Stereo. Support is provided for platforms that share a single antenna between Bluetooth and WLAN. Dual-antenna applications are also supported. The CYW4334W radio architecture allows for lossless simultaneous Bluetooth and WLAN reception for shared antenna applications. This is possible only via an integrated solution (shared LNA and joint AGC algorithm). It has superior performance versus implementations that need to arbitrate between Bluetooth and WLAN reception. The CYW4334W integrated solution enables MAC-layer signaling (firmware) and a greater degree of sharing via an enhanced coexistence interface. Information is exchanged between the Bluetooth and WLAN cores without host processor involvement. The CYW4334W also supports Transmit Power Control on the STA together with standard Bluetooth TPC to limit mutual interference and receiver desensitization. Preemption mechanisms are utilized to prevent AP transmissions from colliding with Bluetooth frames. Improved channel classification techniques have been implemented in Bluetooth for faster and more accurate detection and elimination of interferers (including non-WLAN 2.4 GHz interference). The Bluetooth AFH classification is also enhanced by the WLAN core's channel information. ### 5.8 Fast Connection (Interlaced Page and Inquiry Scans) The CYW4334W supports page scan and inquiry scan modes that significantly reduce the average inquiry response and connection times. These scanning modes are compatible with the Bluetooth version 2.1 page and inquiry procedures. Document Number: 002-14948 Rev. \*D Page 21 of 109 # 6. Music and Audio The CYW4334W provides superior total system current during music or audio playback and recording. To enable these functions, several features of the device are combined to provide superior system power consumption. ### 6.1 MP3 Encoder - ISO/IEC 11172-3 compliant - Supports 32 kHz sampling frequencies only - Encodes mono and stereo signals ### 6.2 MP3 Decoder The MP3 decoder supports mono and stereo audio recording with the following specifications: - Supports MPEG-1 Layer 3 decoding - Output is fully bit compliant with MPEG-1 standard specification - Supports sampling frequencies from 32 kHz to 48 kHz - Minimum bit-rate supported 32 kbps and maximum bit-rate supported 320 kbps for Layer 3 #### 6.3 AAC Decoder Compliant to ISO/IEC 14496-3: 2004 specifications: - MPEG-2, MPEG-4 AAC LC decoding up to level 2 - SBR tool, up to level 3 - Low power SBR tool - Full support up to level 3 for the HE AAC profile - Implicit and explicit SBR signaling mechanisms - Mono and stereo channel streams decoding sampling frequencies from 8 kHz to 96 kHz only - ADTS frame decoding # 7. Microprocessor and Memory Unit for Bluetooth The Bluetooth microprocessor core is based on the ARM® Cortex-M3™ 32-bit RISC processor with embedded ICE-RT debug and JTAG interface units. It runs software from the link control (LC) layer, up to the host controller interface (HCI). The ARM core is paired with a memory unit that contains 680 KB of ROM memory for program storage and boot ROM, 173 KB of RAM for data scratchpad and patch RAM code. The internal ROM allows for flexibility during power-on reset to enable the same device to be used in various configurations. At power-up, the lower-layer protocol stack is executed from the internal ROM memory. External patches may be applied to the ROM-based firmware to provide flexibility for bug fixes or features additions. These patches may be downloaded from the host to the CYW4334W through the UART transports. The mechanism for downloading via UART is identical to the proven interface of the CYW4329 and CYW4330 devices. ### 7.1 RAM, ROM, and Patch Memory The CYW4334W Bluetooth core has 173 KB of internal RAM which is mapped between general purpose scratch pad memory and patch memory and 680 KB of ROM used for the lower-layer protocol stack, test mode software, and boot ROM. The patch memory capability enables the addition of code changes for purposes of feature additions and bug fixes to the ROM memory. #### 7.2 Reset The CYW4334W has an integrated power-on reset circuit that resets all circuits to a known power-on state. The BT power-on reset (POR) circuit is out of reset after BT\_REG\_ON goes High. If BT\_REG\_ON is low, then the POR circuit is held in reset. Document Number: 002-14948 Rev. \*D Page 23 of 109 # 8. Bluetooth Peripheral Transport Unit # 8.1 SPI Interface and Transport Selection The CYW4334W supports a slave SPI HCI transport with an input clock of up to 16 MHz, although higher clock rates may be possible. The physical interface between the SPI master and the CYW4334W contains four SPI signals (SPI\_CSB, SPI\_CLK, SPI\_MOSI, and SPI\_MISO) and one interrupt signal (SPI\_INT). The CYW4334W can be configured to accept active-low or active-high polarity on the SPI\_CSB chip select signal. It can also be configured to drive an active-low or active-high SPI\_INT interrupt signal. The following additional details apply to the SPI interface: - Bit ordering on the SPI MOSI and SPI MISO data lines can be configured as either little endian or big endian. - Proprietary sleep mode, half-duplex handshaking is implemented between the SPI master and the CYW4334W. - SPI INT is required to negotiate the start of a transaction. - The SPI interface does not require flow control in the middle of a payload. - The FIFO is large enough to handle the largest packet size. - Only the SPI master can stop the flow of bytes on the data lines because it controls SPI CSB and SPI CLK. - Flow control should be implemented in higher layer protocols. The SPI signals are multiplexed onto the UART signals as shown in Table 6 . See "UART Interface" on page 31 for more information on the UART interface. Table 6. SPI and UART Signal Multiplexing | SPI Signal | UART Signal | |------------|--------------| | SPI_CLK | UART_CTS_N | | SPI_CSB | UART_RTS_N | | SPI_MISO | UART_RXD | | SPI_MOSI | UART_TXD | | SPI_INT | BT_HOST_WAKE | The Bluetooth HCl transport interface (which will be either SPI or UART) is selected during power-up per the state of the BT\_HOST\_WAKE (BT\_GPIO\_1) signal (listed in Table 6 as a UART signal). Transport interface selection is as follows: - If the BT\_HOST\_WAKE signal is low during power-up, then the SPI transport interface will be selected. - If the BT\_HOST\_WAKE signal is not low during power-up, then the UART transport interface will be selected. **Note:** BT\_HOST\_WAKE is pulled up in the device. Attach it to an external pull-down to select the SPI as the transport interface. # 8.2 PCM Interface The CYW4334W supports two independent PCM interfaces that share the pins with the I<sup>2</sup>S interfaces. The PCM Interface on the CYW4334W can connect to linear PCM Codec devices in master or slave mode. In master mode, the CYW4334W generates the PCM\_CLK and PCM\_SYNC signals, and in slave mode, these signals are provided by another master on the PCM interface and are inputs to the CYW4334W. The PCM interface configuration can be adjusted by the host via the use of vendor-specific HCI commands. #### 8.2.1 Slot Mapping The CYW4334W supports up to three simultaneous full-duplex SCO or eSCO channels through the PCM interface. These three channels are time-multiplexed onto the single PCM interface by using a time-slotting scheme where the 8 kHz or 16 kHz audio sample interval is divided into as many as 16 slots. The number of slots is dependent on the selected interface rate of 128 kHz, 512 kHz, or 1024 kHz. The corresponding number of slots for these interface rate is 1, 2, 4, 8, and 16, respectively. Transmit and receive PCM data from an SCO channel is always mapped to the same slot. The PCM data output driver tri-states its output on unused slots to allow other devices to share the same PCM interface signals. The data output driver tri-states its output after the falling edge of the PCM clock during the last bit of the slot. #### 8.2.2 Frame Synchronization The CYW4334W supports both short- and long-frame synchronization in both master and slave modes. In short-frame synchronization mode, the frame synchronization signal is an active-high pulse at the audio frame rate that is a single-bit period in width and is synchronized to the rising edge of the bit clock. The PCM slave looks for a high on the falling edge of the bit clock and expects the first bit of the first slot to start at the next rising edge of the clock. In long-frame synchronization mode, the frame synchronization signal is again an active-high pulse at the audio frame rate; however, the duration is three bit periods and the pulse starts coincident with the first bit of the first slot. # 8.2.3 Data Formatting The CYW4334W may be configured to generate and accept several different data formats. For conventional narrowband speech mode, the CYW4334W uses 13 of the 16 bits in each PCM frame. The location and order of these 13 bits can be configured to support various data formats on the PCM interface. The remaining three bits are ignored on the input and may be filled with 0s, 1s, a sign bit, or a programmed value on the output. The default format is 13-bit 2's complement data, left justified, and clocked MSB first. #### 8.2.4 Wideband Speech Support When the host encodes Wideband Speech (WBS) packets in transparent mode, the encoded packets are transferred over the PCM bus for an eSCO voice connection. In this mode, the PCM bus is typically configured in master mode for a 4 kHz sync rate with 16bit samples, resulting in a 64 kbps bit rate. The CYW4334W also supports slave transparent mode using a proprietary rate-matching scheme. In SBC-code mode, linear 16-bit data at 16 kHz (256 kbps rate) is transferred over the PCM bus. #### 8.2.5 Burst PCM Mode In this mode of operation, the PCM bus runs at a significantly higher rate of operation to allow the host to duty cycle its operation and save current. In this mode of operation, the PCM bus can operate at a rate of up to 24 MHz. This mode of operation is initiated with an HCI command from the host. #### 8.2.6 PCM Interface Timing ### Short Frame Sync, Master Mode Figure 11. PCM Timing Diagram (Short Frame Sync, Master Mode) Table 7. PCM Interface Timing Specifications (Short Frame Sync, Master Mode) | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|----------------------------------------------------------------------------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | - | 12 | MHz | | 2 | PCM bit clock low | 41 | _ | _ | ns | | 3 | PCM bit clock high | 41 | _ | _ | ns | | 4 | PCM_SYNC delay | 0 | - | 25 | ns | | 5 | PCM_OUT delay | 0 | - | 25 | ns | | 6 | PCM_IN setup | 8 | _ | _ | ns | | 7 | PCM_IN hold | 8 | - | _ | ns | | 8 | Delay from rising edge of PCM_BCLK during last bit period to PCM_OUT becoming high impedance | 0 | _ | 25 | ns | Document Number: 002-14948 Rev. \*D Short Frame Sync, Slave Mode Figure 12. PCM Timing Diagram (Short Frame Sync, Slave Mode) **Table 8. PCM Interface Timing Specifications (Short Frame Sync, Slave Mode)** | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|----------------------------------------------------------------------------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | - | 12 | MHz | | 2 | PCM bit clock low | 41 | - | _ | ns | | 3 | PCM bit clock high | 41 | - | _ | ns | | 4 | PCM_SYNC setup | 8 | - | - | ns | | 5 | PCM_SYNC hold | 8 | - | _ | ns | | 6 | PCM_OUT delay | 0 | - | 25 | ns | | 7 | PCM_IN setup | 8 | - | - | ns | | 8 | PCM_IN hold | 8 | - | _ | ns | | 9 | Delay from rising edge of PCM_BCLK during last bit period to PCM_OUT becoming high impedance | 0 | _ | 25 | ns | # Long Frame Sync, Master Mode Figure 13. PCM Timing Diagram (Long Frame Sync, Master Mode) Table 9. PCM Interface Timing Specifications (Long Frame Sync, Master Mode) | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|----------------------------------------------------------------------------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | _ | 12 | MHz | | 2 | PCM bit clock low | 41 | _ | _ | ns | | 3 | PCM bit clock high | 41 | - | _ | ns | | 4 | PCM_SYNC delay | 0 | - | 25 | ns | | 5 | PCM_OUT delay | 0 | _ | 25 | ns | | 6 | PCM_IN setup | 8 | - | _ | ns | | 7 | PCM_IN hold | 8 | _ | _ | ns | | 8 | Delay from rising edge of PCM_BCLK during last bit period to PCM_OUT becoming high impedance | 0 | _ | 25 | ns | # Long Frame Sync, Slave Mode Figure 14. PCM Timing Diagram (Long Frame Sync, Slave Mode) Table 10. PCM Interface Timing Specifications (Long Frame Sync, Slave Mode) | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|----------------------------------------------------------------------------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | - | - | 12 | MHz | | 2 | PCM bit clock low | 41 | - | _ | ns | | 3 | PCM bit clock high | 41 | - | _ | ns | | 4 | PCM_SYNC setup | 8 | ı | _ | ns | | 5 | PCM_SYNC hold | 8 | - | _ | ns | | 6 | PCM_OUT delay | 0 | - | 25 | ns | | 7 | PCM_IN setup | 8 | _ | _ | ns | | 8 | PCM_IN hold | 8 | - | _ | ns | | 9 | Delay from rising edge of PCM_BCLK during last bit period to PCM_OUT becoming high impedance | 0 | _ | 25 | ns | # Short Frame Sync, Burst Mode Figure 15. PCM Burst Mode Timing (Receive Only, Short Frame Sync) Table 11. PCM Burst Mode (Receive Only, Short Frame Sync) | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|-------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | - | 24 | MHz | | 2 | PCM bit clock low | 20.8 | - | _ | ns | | 3 | PCM bit clock high | 20.8 | - | _ | ns | | 4 | PCM_SYNC setup | 8 | - | _ | ns | | 5 | PCM_SYNC hold | 8 | - | _ | ns | | 6 | PCM_IN setup | 8 | - | | ns | | 7 | PCM_IN hold | 8 | - | _ | ns | # Long Frame Sync, Burst Mode Figure 16. PCM Burst Mode Timing (Receive Only, Long Frame Sync) Table 12. PCM Burst Mode (Receive Only, Long Frame Sync) | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|-------------------------|---------|---------|---------|------| | 1 | PCM bit clock frequency | _ | - | 24 | MHz | | 2 | PCM bit clock low | 20.8 | - | _ | ns | | 3 | PCM bit clock high | 20.8 | - | _ | ns | | 4 | PCM_SYNC setup | 8 | - | _ | ns | | 5 | PCM_SYNC hold | 8 | - | _ | ns | | 6 | PCM_IN setup | 8 | - | _ | ns | | 7 | PCM_IN hold | 8 | _ | _ | ns | #### 8.3 UART Interface The CYW4334W includes a single UART for Bluetooth. The UART is a standard 4-wire interface (RX, TX, RTS, and CTS) with adjustable baud rates from 9600 bps to 4.0 Mbps. The interface features an automatic baud rate detection capability that returns a baud rate selection. Alternatively, the baud rate may be selected through a vendor-specific UART HCI command. UART has a 1040-byte receive FIFO and a 1040-byte transmit FIFO to support EDR. Access to the FIFOs is conducted through the AHB interface through either DMA or the CPU. The UART supports the Bluetooth 4.0 UART HCI specification: H4, a custom Extended H4, and H5. The default baud rate is 115.2 Kbaud. The UART supports the 3-wire H5 UART transport, as described in the Bluetooth specification ("Three-wire UART Transport Layer"). Compared to H4, the H5 UART transport reduces the number of signal lines required by eliminating the CTS and RTS signals. The CYW4334W UART can perform XON/XOFF flow control and includes hardware support for the Serial Line Input Protocol (SLIP). It can also perform wake-on activity. For example, activity on the RX or CTS inputs can wake the chip from a sleep state. Normally, the UART baud rate is set by a configuration record downloaded after device reset, or by automatic baud rate detection, and the host does not need to adjust the baud rate. Support for changing the baud rate during normal HCI UART operation is included through a vendor-specific command that allows the host to adjust the contents of the baud rate registers. The CYW4334W UARTs operate correctly with the host UART as long as the combined baud rate error of the two devices is within ±2%. Table 13. Example of Common Baud Rates | Desired Rate | Actual Rate | Error (%) | |--------------|-------------|-----------| | 4000000 | 400000 | 0.00 | | 3692000 | 3692308 | 0.01 | | 3000000 | 3000000 | 0.00 | | 2000000 | 2000000 | 0.00 | | 1500000 | 1500000 | 0.00 | | 144444 | 1454544 | 0.70 | | 921600 | 923077 | 0.16 | | 460800 | 461538 | 0.16 | | 230400 | 230796 | 0.17 | | 115200 | 115385 | 0.16 | | 57600 | 57692 | 0.16 | | 38400 | 38400 | 0.00 | | 28800 | 28846 | 0.16 | | 19200 | 19200 | 0.00 | | 14400 | 14423 | 0.16 | | 9600 | 9600 | 0.00 | Document Number: 002-14948 Rev. \*D Page 31 of 109 Figure 17. UART Timing **Table 14. UART Timing Specifications** | Ref No. | Characteristics | Minimum | Typical | Maximum | Unit | |---------|---------------------------------------------------------|---------|---------|---------|-------------| | 1 | Delay time, UART_CTS_N low to UART_TXD valid | _ | - | 1.5 | Bit periods | | 2 | Setup time, UART_CTS_N high before midpoint of stop bit | - | - | 0.5 | Bit periods | | 3 | Delay time, midpoint of stop bit to UART_RTS_N high | _ | _ | 0.5 | Bit periods | # 8.4 I<sup>2</sup>S Interface The CYW4334W has an I<sup>2</sup>S digital audio port for Bluetooth. The I<sup>2</sup>S signals are: ■ $I^2S$ clock: $I^2S$ SCK ■ $I^2S$ Word Select: $I^2S$ WS ■ $I^2S$ Data Out: $I^2S$ SDO ■ $I^2S$ Data In: $I^2S$ SDI $I^2S$ SCK and $I^2S$ WS become outputs in master mode and inputs in slave mode, while $I^2S$ SDO always stays as an output. The channel word length is 16 bits and the data is justified so that the MSB of the left-channel data is aligned with the MSB of the $I^2S$ bus, per the $I^2S$ specification. The MSB of each data word is transmitted one bit clock cycle after the $I^2S$ WS transition, synchronous with the falling edge of bit clock. Left-channel data is transmitted when $I^2S$ WS is low, and right-channel data is transmitted when $I^2S$ WS is high. Data bits sent by the CYW4334W are synchronized with the falling edge of $I2S\_SCK$ and should be sampled by the receiver on the rising edge of $I2S\_SSCK$ . The clock rate in master mode is either of the following: 48 kHz x 32 bits per frame = 1.536 MHz $48 \text{ kHz} \times 50 \text{ bits per frame} = 2.400 \text{ MHz}$ The master clock is generated from the input reference clock using a N/M clock divider. In the slave mode, any clock rate is supported to a maximum of 3.072 MHz. 8.4.1 I<sup>2</sup>S Timina Note: Timing values specified in Table 15 are relative to high and low threshold levels. Table 15. Timing for I<sup>2</sup>S Transmitters and Receivers | | | Transi | mitter | | Receiver | | | | | |-------------------------------------------------------|---------------------|---------------------|---------------------|------------|---------------------|---------------------|-------------|-----|-------| | Parameter | Lower Limit | | Upper Limit | | Lower Limit | | Upper Limit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Notes | | Clock Period T | T <sub>tr</sub> | _ | _ | _ | T <sub>r</sub> | _ | _ | _ | 1 | | | Master I | Mode: Clo | ck generat | ed by tran | smitter or | receiver | | | | | High t <sub>HC</sub> | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | _ | 2 | | Low t <sub>LC</sub> | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | _ | 2 | | Slave Mode: Clock accepted by transmitter or receiver | | | | | | | | | | | High t <sub>HC</sub> | _ | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | 3 | | Low t <sub>LC</sub> | _ | 0.35T <sub>tr</sub> | _ | _ | _ | 0.35T <sub>tr</sub> | _ | _ | 3 | | Rise time t <sub>RC</sub> | _ | _ | 0.15T <sub>tr</sub> | _ | _ | _ | | _ | 4 | | Transmitter | | | | | | | | | | | Delay t <sub>dtr</sub> | _ | _ | _ | 0.8T | _ | _ | _ | _ | 5 | | Hold time t <sub>htr</sub> | 0 | - | _ | _ | _ | _ | _ | _ | 4 | | Receiver | | | | | | | | | | | Setup time t <sub>sr</sub> | _ | | | | | 0.2T <sub>r</sub> | | _ | 6 | | Hold time t <sub>hr</sub> | _ | _ | _ | _ | _ | 0 | _ | _ | 6 | #### Note: - The system clock period T must be greater than T<sub>tr</sub> and T<sub>r</sub> because both the transmitter and receiver have to be able to handle the data transfer rate. - At all data rates in master mode, the transmitter or receiver generates a clock signal with a fixed mark/space ratio. For this reason, t<sub>HC</sub> and t<sub>LC</sub> are specified with respect to T. - In slave mode, the transmitter and receiver need a clock signal with minimum high and low periods so that they can detect the signal. So long as the minimum periods are greater than 0.35T<sub>r</sub>, any clock that meets the requirements can be used. - Because the delay (t<sub>dtr</sub>) and the maximum transmitter speed (defined by T<sub>tr</sub>) are related, a fast transmitter driven by a slow clock edge can result in t<sub>dtr</sub> not exceeding t<sub>RC</sub> which means t<sub>htr</sub> becomes zero or negative. Therefore, the transmitter has to guarantee that t<sub>htr</sub> is greater than or equal to zero, so long as the clock rise-time t<sub>RC</sub> is not more than t<sub>RCmax</sub>, where t<sub>RCmax</sub> is not less than 0.15T<sub>tr</sub>. - To allow data to be clocked out on a falling edge, the delay is specified with respect to the rising edge of the clock signal and T, always giving the receiver sufficient setup time. - The data setup and hold time must not be less than the specified receiver setup and hold time. **Note:** The time periods specified in Figure 18 and Figure 19 on page 34 are defined by the transmitter speed. The receiver specifications must match transmitter performance. Figure 19. I<sup>2</sup>S Receiver Timing ### 9. WLAN Global Functions ## 9.1 WLAN CPU and Memory Subsystem The CYW4334W includes an integrated ARM Cortex-M3™ processor with internal RAM and ROM. The ARM Cortex-M3 processor is a low-power processor that features low gate count, low interrupt latency, and low-cost debug. It is intended for deeply embedded applications that require fast interrupt response features. The processor implements the ARM architecture v7-M with support for Thumb®-2 instruction set. ARM Cortex-M3 delivers 30% more performance gain over ARM7TDMI. At 0.19 μW/MHz, the Cortex-M3 is the most power efficient general purpose microprocessor available, outperforming 8- and 16-bit devices on MIPS/μW. It supports integrated sleep modes. ARM Cortex-M3 uses multiple technologies to reduce cost through improved memory utilization, reduced pin overhead, and reduced silicon area. ARM Cortex-M3 supports independent buses for code and data access (ICode/DCode and system buses). ARM Cortex-M3 supports extensive debug features including real time trace of program execution. On-chip memory for the CPU includes 512 KB SRAM and 640 KB ROM. # 9.2 One-Time Programmable Memory Various hardware configuration parameters may be stored in an internal 3072-bit One-Time Programmable (OTP) memory, which is read by the system software after device reset. In addition, customer-specific parameters, including the system vendor ID and the MAC address can be stored, depending on the specific board design. The initial state of all bits in an unprogrammed OTP device is 0. After any bit is programmed to a 1, it cannot be reprogrammed to 0. The entire OTP array can be programmed in a single write cycle using a utility provided with the Cypress WLAN manufacturing test tools. Alternatively, multiple write cycles can be used to selectively program specific bytes, but only bits which are still in the 0 state can be altered during each programming cycle. Prior to OTP programming, all values should be verified using the appropriate editable nvram.txt file, which is provided with the reference board design package. #### 9.3 GPIO Interface In the WLAN section of the CYW4334W, there are 16 general purpose I/O (GPIO) pins on the WLCSP package and 8 GPIO pins on the WLBGA package that can be used to connect to various external devices. #### 9.4 UART Interface One UART interface can be enabled by software as an alternate function on pins WL\_GPIO\_4 and WL\_GPIO\_5. Provided primarily for debugging during development, this UART enables the CYW4334W to operate as RS-232 data termination equipment (DTE) for exchanging and managing data with other serial devices. It is compatible with the industry standard 16550 UART and provides a FIFO size of 64 × 8 in each direction. ### 9.5 JTAG Interface The CYW4334W supports the IEEE 1149.1 JTAG boundary scan standard for performing device package and PCB assembly testing during manufacturing. In addition, the JTAG interface allows Cypress to assist customers by using proprietary debug and characterization test tools during board bring-up. Therefore, it is highly recommended to provide access to the JTAG pins by means of test points or a header on all PCB designs. Document Number: 002-14948 Rev. \*D Page 35 of 109 # 10. WLAN Host Interfaces #### 10.1 SDIO v2.0 The CYW4334W WLAN section supports SDIO v2.0, including the following modes: DS: Default speed up to 25 MHz, including 1- and 4-bit modes HS: High speed up to 50 MHz It also has the ability to map the interrupt signal onto a GPIO pin for applications requiring an interrupt different than what is provided by the SDIO interface. The ability to force control of the gated clocks from within the device is also provided. SDIO mode is enabled using the strapping option pins strap\_host\_ifc\_[3:1] (Table 21: "WLAN GPIO Functions and Strapping Options (Advance Information)," on page 65). Three functions are supported: - Function 0 standard SDIO function (Max BlockSize/ByteCount = 32B) - Function 1 backplane function to access the internal system-on-chip (SoC) address space (Max BlockSize/ByteCount = 64B) - Function 2 WLAN function for efficient WLAN packet transfer through DMA (Max BlockSize/ByteCount = 512B) ### 10.1.1 SDIO Pin Descriptions **Table 16. SDIO Pin Description** | SD 4-Bit Mode | | | SD 1-Bit Mode | gSPI Mode | | | |---------------|--------------------------|------|---------------|-----------|-------------|--| | DATA0 | Data line 0 | DATA | Data line | DO | Data output | | | DATA1 | Data line 1 or Interrupt | IRQ | Interrupt | IRQ | Interrupt | | | DATA2 | Data line 2 or Read Wait | RW | Read Wait | NC | Not used | | | DATA3 | Data line 3 | N/C | Not used | CS | Card select | | | CLK | Clock | CLK | Clock | SCLK | Clock | | | CMD | Command line | CMD | Command line | DI | Data input | | Figure 20. Signal Connections to SDIO Host (SD 4-Bit Mode) Document Number: 002-14948 Rev. \*D Page 36 of 109 Figure 21. Signal Connections to SDIO Host (SD 1-Bit Mode) # 10.2 Generic SPI Mode In addition to the full SDIO mode, the CYW4334W includes the option of using the simplified generic SPI (gSPI) interface/protocol. Characteristics of the gSPI mode include: - Supports up to 48 MHz operation - Supports fixed delays for responses and data from device - Supports alignment to host gSPI frames (16 or 32 bits) - Supports up to 2 KB frame size per transfer - Supports little endian (default) and big endian configurations - Supports configurable active edge for shifting - Supports packet transfer through DMA for WLAN gSPI mode is enabled using the strapping option pins strap\_host\_ifc\_[3:1], Table 21: "WLAN GPIO Functions and Strapping Options (Advance Information)," on page 65. SCLK DI DI SD Host IRQ CS Figure 22. Signal Connections to SDIO Host (gSPI Mode) # 10.2.1 SPI Protocol The SPI protocol supports both 16-bit and 32-bit word operation. Byte endianness is supported in both modes. Figure 23 and Figure 24 show the basic write and write/read commands. Figure 23. gSPI Write Protocol Figure 24. gSPI Read Protocol # Command Structure The gSPI command structure is 32 bits. The bit positions and definitions are as shown in Figure 25. Figure 25. gSPI Command Structure # Write The host puts the first bit of the data onto the bus half a clock-cycle before the first active edge following the CS going low. The following bits are clocked out on the falling edge of the gSPI clock. The device samples the data on the active edge. # Write/Read The host reads on the rising edge of the clock requiring data from the device to be made available before the first rising clock edge of the clock burst for the data. The last clock edge of the fixed delay word can be used to represent the first bit of the following data word. This allows data to be ready for the first clock edge without relying on asynchronous delays. # Read The read command always follows a separate write to set up the WLAN device for a read. This command differs from the write/read command in the following respects: a) chip selects go high between the command/address and the data and b) the time interval between the command/address is not fixed. #### Status The gSPI interface supports status notification to the host after a read/write transaction. This status notification provides information about any packet errors, protocol errors, information about available packet in the RX queue, etc. The status information helps in reducing the number of interrupts to the host. The status-reporting feature can be switched off using a register bit, without any timing overhead. The gSPI bus timing for read/write transactions with and without status notification are as shown in Figure 26 and Figure 27 on page 41. See Table 17 on page 41 for information on status field details. Figure 27. gSPI Signal Timing with Status (Response Delay = 0) (32-bit big endian shown) Table 17. gSPI Status Field Details | Bit | Name | Description | |-------|---------------------|------------------------------------------------------------------| | 0 | Data not available | The requested read data is not available | | 1 | Underflow | FIFO underflow occurred due to current (F2, F3) read command | | 2 | Overflow | FIFO overflow occurred due to current (F1, F2, F3) write command | | 3 | F2 interrupt | F2 channel interrupt | | 4 | F3 interrupt | F3 channel interrupt | | 5 | F2 RX Ready | F2 FIFO is ready to receive data (FIFO empty) | | 6 | F3 RX Ready | F3 FIFO is ready to receive data (FIFO empty) | | 7 | Reserved | _ | | 8 | F2 Packet Available | Packet is available/ready in F2 TX FIFO | | 9:19 | F2 Packet Length | Length of packet available in F2 FIFO | | 20 | F3 Packet Available | Packet is available/ready in F3 TX FIFO | | 21:31 | F3 Packet Length | Length of packet available in F3 FIFO | # 10.2.2 gSPI Host-Device Handshake To initiate communication through the gSPI after power-up, the host needs to bring up the WLAN/Chip by writing to the wake-up WLAN register bit. Writing a 1 to this bit will start up the necessary crystals and PLLs so that the CYW4334W is ready for data transfer. The device can signal an interrupt to the host indicating that the device is awake and ready. This procedure also needs to be followed for waking up the device in sleep mode. The device can interrupt the host using the WLAN IRQ line whenever it has any information to pass to the host. On getting an interrupt, the host needs to read the interrupt and/or status register to determine the cause of interrupt and then take necessary actions. # 10.2.3 Boot-Up Sequence After power-up, the gSPI host needs to wait 150 ms for the device to be out of reset. For this, the host needs to poll with a read command to F0 addr 0x14. Address 0x14 contains a predefined bit pattern. As soon as the host gets a response back with the correct register content, it implies that the device has powered up and is out of reset. After that, the host needs to set the wakeup-WLAN bit (F0 reg 0x00 bit 7). The wakeup-WLAN issues a clock request to the PMU. For the first time after power-up, the host must wait for the availability of low power clock inside the device. Once that is available, the host must write to a PMU register to set the crystal frequency, which turns on the PLL. After the PLL is locked, the chipActive interrupt is issued to the host. This interrupt indicates the device awake/ready status. See Table 18 for information on gSPI registers. In Table 18, the following notation is used for register access: ■ R: Readable from host and CPU ■ W: Writable from host ■ U: Writable from CPU Table 18. gSPI Registers | Address | Register | Bit | Access | Default | Description | |---------|------------------------|-----|--------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | x0000 | Word length | 0 | R/W/U | 0 | 0: 16 bit word length 1: 32 bit word length | | | Endianness | 1 | R/W/U | 0 | 0: Little Endian<br>1: Big Endian | | | High-speed mode | 4 | R/W/U | 1 | O: Normal mode. RX and TX at different edges. High speed mode. RX and TX on same edge (default). | | | Interrupt polarity | 5 | R/W/U | 1 | O: Interrupt active polarity is low I: Interrupt active polarity is high (default) | | | Wake-up | 7 | R/W | 0 | A write of 1 will denote a wake-up command from the host to the device. This will be followed by an F2 Interrupt from the gSPI device to the host, indicating device awake status. | | x0001 | Response delay | 7:0 | R/W/U | 8'h04 | Configurable read response delay in multiples of 8 bits | | x0002 | Status enable | 0 | R/W | 1 | no status sent to host after read/write status sent to host after read/write | | | Interrupt with status | 1 | R/W | 0 | 0: do not interrupt if status is sent 1: interrupt host even if status is sent | | | Response delay for all | 2 | R/W | 0 | 0: response delay applicable to F1 read only 1: response delay applicable to all function read | | x0003 | Reserved | _ | _ | - | - | | x0004 | Interrupt register | 0 | R/W | 0 | Requested data not available; Cleared by writing a 1 to this location | | | | 1 | R | 0 | F2/F3 FIFO underflow due to last read | | | | 2 | R | 0 | F2/F3 FIFO overflow due to last write | | | | 5 | R | 0 | F2 packet available | | | | 6 | R | 0 | F3 packet available | | | | 7 | R | 0 | F1 overflow due to last write | Table 18. gSPI Registers (Cont.) | Address | Register | Bit | Access | Default | Description | |-----------------|---------------------------|------|--------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | x0005 | Interrupt register | 5 | R | 0 | F1 Interrupt | | | | 6 | R | 0 | F2 Interrupt | | | | 7 | R | 0 | F3 Interrupt | | x0006–<br>x0007 | Interrupt enable register | 15:0 | R/W/U | 16'hE0E7 | Particular Interrupt is enabled if a corresponding bit is set | | x0008–<br>x000B | Status register | 31:0 | R | 32'h0000 | Same as status bit definitions | | x000C- | F1 info register | 0 | R | 1 | F1 enabled | | x000D | | 1 | R | 0 | F1 ready for data transfer | | | | 13:2 | R/U | 12'h40 | F1 max packet size | | x000E- | F2 info register | 0 | R/U | 1 | F2 enabled | | x000F | | 1 | R | 0 | F2 ready for data transfer | | | | 15:2 | R/U | 14'h800 | F2 max packet size | | x0010- | F3 info register | 0 | R/U | 1 | F3 enabled | | x0011 | | 1 | R | 0 | F3 ready for data transfer | | | | 15:2 | R/U | 14'h800 | F3 max packet size | | x0014–<br>x0017 | Test-Read only register | 31:0 | R | 32'hFEED<br>BEAD | This register contains a predefined pattern, which the host can read and determine if the gSPI interface is working properly. | | x0018–<br>x001B | Test-R/W register | 31:0 | R/W/U | 32'h00000<br>000 | This is a dummy register where the host can write some pattern and read it back to determine if the gSPI interface is working properly. | Figure 28. Figure 29 shows the WLAN boot-up sequence from power-up to firmware download. - 1. VBAT should not rise faster than 40 microseconds or slower than 100 milliseconds. - 2. VBAT should be up before or at the same time as VDDIO. VDDIO should NOT be present first or be held high before VBAT is high. # 11. Wireless LAN MAC and PHY #### 11.1 MAC Features The CYW4334W WLAN media access controller (MAC) supports features specified in the IEEE 802.11 base standard, and amended by IEEE 802.11n. The salient features are listed below: - Transmission and reception of aggregated MPDUs (A-MPDU) - Support for power management schemes, including WMM power-save, power-save multi-poll (PSMP) and multiphase PSMP operation - Support for immediate ACK and Block-ACK policies - Interframe space timing support, including RIFS - Support for RTS/CTS and CTS-to-self frame sequences for protecting frame exchanges - Back-off counters in hardware for supporting multiple priorities as specified in the WMM specification - Timing synchronization function (TSF), network allocation vector (NAV) maintenance, and target beacon transmission time (TBTT) generation in hardware - Hardware offload for AES-CCMP, legacy WPA TKIP, legacy WEP ciphers, and support for key management - Support for coexistence with Bluetooth and other external radios - Programmable independent basic service set (IBSS) or infrastructure basic service set functionality - Statistics counters for MIB support #### 11.1.1 MAC Description The CYW4334W WLAN MAC is designed to support high-throughput operation with low-power consumption. It does so without compromising the Bluetooth coexistence policies, thereby enabling optimal performance over both networks. In addition, several power saving modes have been implemented that allow the MAC to consume very little power while maintaining network-wide timing synchronization. The architecture diagram of the MAC is shown in Figure 30 on page 46. The following sections provide an overview of the important modules in the MAC. Document Number: 002-14948 Rev. \*D Page 45 of 109 Figure 30. WLAN MAC Architecture ### PSM The programmable state machine (PSM) is a micro-coded engine, which provides most of the low-level control to the hardware, to implement the IEEE 802.11 specification. It is a microcontroller that is highly optimized for flow control operations, which are predominant in implementations of communication protocols. The instruction set and fundamental operations are simple and general, which allows algorithms to be optimized until very late in the design process. It also allows for changes to the algorithms to track evolving IEEE 802.11 specifications. The PSM fetches instructions from the microcode memory. It uses the shared memory to obtain operands for instructions, as a data store, and to exchange data between both the host and the MAC data pipeline (via the SHM bus). The PSM also uses a scratchpad memory (similar to a register bank) to store frequently accessed and temporary variables. The PSM exercises fine-grained control over the hardware engines, by programming internal hardware registers (IHR). These IHRs are co-located with the hardware functions they control, and are accessed by the PSM via the IHR bus. The PSM fetches instructions from the microcode memory using an address determined by the program counter, instruction literal, or a program stack. For ALU operations the operands are obtained from shared memory, scratchpad, IHRs, or instruction literals, and the results are written into the shared memory, scratchpad, or IHRs. There are two basic branch instructions: conditional branches and ALU based branches. To better support the many decision points in the IEEE 802.11 algorithms, branches can depend on either a readily available signals from the hardware modules (branch condition signals are available to the PSM without polling the IHRs), or on the results of ALU operations. #### WEP The wired equivalent privacy (WEP) engine encapsulates all the hardware accelerators to perform the encryption and decryption, and MIC computation and verification. The accelerators implement the following cipher algorithms: legacy WEP, WPA TKIP, WPA2 AES-CCMP. The PSM determines, based on the frame type and association information, the appropriate cipher algorithm to be used. It supplies the keys to the hardware engines from an on-chip key table. The WEP interfaces with the TXE to encrypt and compute the MIC on transmit frames, and the RXE to decrypt and verify the MIC on receive frames. #### TXE The transmit engine (TXE) constitutes the transmit data path of the MAC. It coordinates the DMA engines to store the transmit frames in the TXFIFO. It interfaces with WEP module to encrypt frames, and transfers the frames across the MAC-PHY interface at the appropriate time determined by the channel access mechanisms. The data received from the DMA engines are stored in transmit FIFOs. The MAC supports multiple logical queues to support traffic streams that have different QoS priority requirements. The PSM uses the channel access information from the IFS module to schedule a queue from which the next frame is transmitted. Once the frame is scheduled, the TXE hardware transmits the frame based on a precise timing trigger received from the IFS module. The TXE module also contains the hardware that allows the rapid assembly of MPDUs into an A-MPDU for transmission. The hardware module aggregates the encrypted MPDUs by adding appropriate headers and pad delimiters as needed. #### RXE The receive engine (RXE) constitutes the receive data path of the MAC. It interfaces with the DMA engine to drain the received frames from the RXFIFO. It transfers bytes across the MAC-PHY interface and interfaces with the WEP module to decrypt frames. The decrypted data is stored in the RXFIFO. The RXE module contains programmable filters that are programmed by the PSM to accept or filter frames based on several criteria such as receiver address, BSSID, and certain frame types. The RXE module also contains the hardware required to detect A-MPDUs, parse the headers of the containers, and disaggregate them into component MPDUS. #### **IFS** The IFS module contains the timers required to determine interframe space timing including RIFS timing. It also contains multiple backoff engines required to support prioritized access to the medium as specified by WMM. The interframe spacing timers are triggered by the cessation of channel activity on the medium, as indicated by the PHY. These timers provide precise timing to the TXE to begin frame transmission. The TXE uses this information to send response frames or perform transmit frame-bursting (RIFS or SIFS separated, as within a TXOP). The backoff engines (for each access category) monitor channel activity, in each slot duration, to determine whether to continue or pause the backoff counters. When the backoff counters reach 0, the TXE gets notified, so that it may commence frame transmission. In the event of multiple backoff counters decrementing to 0 at the same time, the hardware resolves the conflict based on policies provided by the PSM. The IFS module also incorporates hardware that allows the MAC to enter a low-power state when operating under the IEEE power save mode. In this mode, the MAC is in a suspended state with its clock turned off. A sleep timer, whose count value is initialized by the PSM, runs on a slow clock and determines the duration over which the MAC remains in this suspended state. Once the timer expires the MAC is restored to its functional state. The PSM updates the TSF timer based on the sleep duration ensuring that the TSF is synchronized to the network. The IFS module also contains the PTA hardware that assists the PSM in Bluetooth coexistence functions. #### TSF The timing synchronization function (TSF) module maintains the TSF timer of the MAC. It also maintains the target beacon transmission time (TBTT). The TSF timer hardware, under the control of the PSM, is capable of adopting timestamps received from beacon and probe response frames in order to maintain synchronization with the network. The TSF module also generates trigger signals for events that are specified as offsets from the TSF timer, such as uplink and downlink transmission times used in PSMP. #### NAV The network allocation vector (NAV) timer module is responsible for maintaining the NAV information conveyed through the duration field of MAC frames. This ensures that the MAC complies with the protection mechanisms specified in the standard. The hardware, under the control of the PSM, maintains the NAV timer and updates the timer appropriately based on received frames. This timing information is provided to the IFS module, which uses it as a virtual carrier-sense indication. #### MAC-PHY Interface The MAC-PHY interface consists of a data path interface to exchange RX/TX data from/to the PHY. In addition, there is an programming interface, which can be controlled either by the host or the PSM to configure and control the PHY. # 11.2 WLAN PHY Description The CYW4334W WLAN Digital PHY is designed to comply with IEEE 802.11b/g/n single-stream to provide wireless LAN connectivity supporting data rates from 1 Mbps to 150 Mbps for low-power, high-performance handheld applications. The PHY has been designed to work with interference, radio nonlinearity, and impairments. It incorporates efficient implementations of the filters, FFT and Viterbi decoder algorithms. Efficient algorithms have been designed to achieve maximum throughput and reliability, including algorithms for carrier sense/rejection, frequency/phase/timing acquisition and tracking, channel estimation and tracking. The PHY receiver also contains a robust IEEE 802.11b demodulator. The PHY carrier sense has been tuned to provide high throughput for IEEE 802.11g/11b hybrid networks with Bluetooth coexistence. It has also been designed for shared single antenna systems between WL and BT to support simultaneous Rx-Rx. #### 11.2.1 PHY Features - Supports IEEE 802.11b, 11g, and 11n single-stream PHY standards. - IEEE 802.11n single-stream operation in 20 MHz and 40 MHz channels - Supports Optional Short GI and Green Field modes in Tx and Rx. - Supports optional space-time block code (STBC) receive of two space-time streams. - Tx LDPC for improved range and power efficiency - Supports IEEE 802.11h/k for worldwide operation. - Advanced algorithms for low power, enhanced sensitivity, range, and reliability - Algorithms to improve performance in presence of Bluetooth - Simultaneous Rx-Rx (WL-BT) architecture - Automatic gain control scheme for blocking and non blocking application scenario for cellular applications - Closed loop transmit power control - Digital RF chip calibration algorithms to handle CMOS RF chip non-idealities - On-the-fly channel frequency and transmit power selection - Supports per packet Rx antenna diversity. - Designed to meet FCC and other worldwide regulatory requirements. Figure 31. WLAN PHY Block Diagram CCK/DSSS Demodulate Filters and Frequency and Radio Comp Timing Synch Descramble OFDM Viterbi Decoder Demodulate Carrier Sense, AGC, and Rx FSM Buffers FFT/IFFT Block Interface AFE and Radio Tx FSM Modulation Common Logic and Coding Block Frame and Scramble Filters and Radio Modulate/ PA Comp COFX One of the key features of the PHY is its space-time block coding (STBC) capability. The STBC scheme can obtain diversity gains in a fading channel environment. On a connection with an access point that uses multiple transmit antennas and supports STBC, the CYW4334W can process two space-time streams to improve receiver performance. Figure 32 is a block diagram showing the STBC implementation in the receive path. Demod FFT of 2 Descramble Equalizer Demapper Viterbi Combine Symbols and Deframe $h_{old}$ Transmitter $h_{new}$ Weighted Channel h Averaging $h_{upd}$ Symbol Estimate Memory Channel Figure 32. STBC Implementation in the Receive Path In STBC mode, symbols are processed in pairs. Equalized output symbols are linearly combined and decoded. The channel estimate is refined on every pair of symbols using the received symbols and reconstructed symbols. # 12. WLAN Radio Subsystem The CYW4334W includes an integrated single-band WLAN RF transceiver that has been optimized for use in 2.4 GHz wireless LAN systems. It has been designed to provide low-power, low-cost, and robust communications for applications operating in the globally available 2.4 GHz unlicensed ISM band. The transmit and receive sections include all on-chip filtering, mixing, and gain control functions. Up to 11 (WLCSP = 11, WLBGA = 8) RF control signals are available to drive the external RF switches and support external power amplifiers and low noise amplifiers for each band. See the reference board schematics for further details. #### 12.1 Receiver Path The CYW4334W has a wide dynamic range, direct conversion receiver. It employs high order on-chip channel filtering to ensure reliable operation in the noisy 2.4 GHz ISM band. Control signals are available that can support the use of optional external low noise amplifiers (LNA), which can increase the receive sensitivity by several dB. #### 12.2 Transmit Path Baseband data is modulated and up converted to the 2.4 GHz ISM band. A linear on-chip PA driver that is designed to drive an external power amplifier is included. This PA driver can be powered directly from VBAT. Hence, if the external PA is also capable of being powered directly from VBAT, the need for a PALDO is eliminated. Closed-loop output power control is provided by a g-band TSSI input from an external power detector. Several spare RF control signals are available to support the external power amplifiers and RF switches for either or both bands. #### 12.3 Calibration The CYW4334W features dynamic and automatic on-chip calibration to continually compensate for temperature and process variations across components. This enables the CYW4334W to be used in high-volume applications, because calibration routines are not required during manufacturing testing. These calibration routines are performed periodically in the course of normal radio operation. Examples of some of the automatic calibration algorithms are baseband filter calibration for optimum transmit and receive performance and LOFT calibration for carrier leakage reduction. In addition, I/Q Calibration, R Calibration, and VCO Calibration are performed on-chip. No per-board calibration is required in manufacturing test, which helps to minimize test time and cost during large volume production. Document Number: 002-14948 Rev. \*D Page 50 of 109 # 13. Pinout and Signal Descriptions # 13.1 Signal Assignments Figure 33 shows the WLBGA ball map. Figure 34 shows the WLCSP bump map. Table 19 on page 53 contains the WLCSP bump coordinates. Table 20 on page 59 contains the signal description for all packages. # Figure 33. 109-WLBGA Ball Map (Bottom View) | | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | |---|------------------|------------------------|----------------------|-------------------------|-------------------------|------------------------|-------------------------|--------------------|---------------------------|---------------------------|---| | Α | SR_PVSS | SR_VDDBATP5V | LDO_VDD1P5 | VOUT_LNLDO | CLK_REQ | BT_REG_ON | WL_REG_ON | NC_7 | GND_10 | FM_LNAVCOVDD | А | | В | SR_VLX | SR_VDDBATA5V | VOUT_CLDO | VOUT_3P3 | LPO_IN | BT_UART_RXD | BT_DEV_WAKE/GPI00 | GND_9 | GND_3 | NC_1 | В | | С | PMU_AVSS | VSSC | VDDIO | BT_PCM_CLK | VDDC | VSSC | BT_PCM_SYNC | BT_PLLVSS | BT_VCOVSS | BT_VCOVDD | С | | D | NC_90 | AGND12PLL | HSIC_DVDD1p2_O<br>UT | BT_PCM_IN | VDDC | VSSC | BT_UART_CTS_N | BT_IFVDD | BT_PLLVDD | BT_LNAVDD | D | | E | NC_89 | NC_91 | SDIO_DATA_3 | BT_PCM_OUT | BT_I2S_DI | BT_UART_TXD | BT_UART_RTS_N | BT_IFVSS | BT_PAVSS | BT_RF | E | | F | SDIO_CLK | SDIO_DATA_1 | VSSC | VDDC | BT_I2S_CLK | BT_I2S_DO | BT_HOST_WAKE/GPIO1 | BT_LDOVSS | BT_VDDBAT | BT_LDOPAVDD2P5 | F | | G | SDIO_CMD | SDIO_DATA_0 | SDIO_DATA_2 | VDDIO | GPIO_3/TMS | BT_I2S_WS | WRF_AFE_GND1P2 | WRF_RX_GND1P2 | WRF_LNA_2G_GND<br>1P2 | WRF_RFIN | G | | н | RF_SW_<br>CTRL_4 | RF_SW_<br>CTRL_3 | RF_SW_<br>CTRL_5 | GPIO_4/TDI/UART_<br>RX | GPIO_2/TCK | No Connect | WRF_BUCK_VDD1P5 | WRF_TX_GND1P2 | WRF_GPIO_OUT | WRF_RFOUT | н | | J | RF_SW_<br>CTRL_0 | RF_SW_<br>CTRL_2 | RF_SW_<br>CTRL_6 | GPIO_12/<br>JTAG_TRST_L | GPIO_6/SPI_MOD<br>E_SEL | GPIO_1/WL_DE<br>V_WAKE | GPIO_0/WL_HOST_WA<br>KE | PA_Lin_Ctrl | WRF_PADRV_VBAT<br>_GND5P0 | WRF_PADRV_VBAT_V<br>DD5P0 | J | | к | VDDIO_RF | RF_SW_<br>CTRL_1 | VSSC | WRF_TCXO_VDD1P8 | WRF_XTAL_CAB_VD<br>D1P2 | WRF_SYNTH_VDD<br>1P2 | WRF_SYNTH_GND1P2 | | WRF_G_TSSI_IN | NC_43 | к | | L | VDDC | GPIO_5/TDO/<br>UART_TX | JTAG_SEL | WRF_TCXO_<br>CKIN2V | WRF_XTAL_<br>CAB_ON | WRF_XTAL_<br>CAB_OP | WRF_XTAL_CAB_GND1P2 | WRF_VCO_GND1P<br>2 | WRF_LNA_5G_GND<br>1P2 | NC_41 | L | | | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | П | Figure 34. 208-WLCSP Bump Map (Bottom View) Table 19. WLCSP 208-Bump Coordinates | Bump# | Signal Name | | ide View<br>er of die) | Package Top Side center | View (0,0<br>of die) | |-------|---------------------|----------|------------------------|-------------------------|----------------------| | • | | Х | Υ | Х | Y | | 1 | NC_1 | 1861.513 | 1556.690 | -1861.513 | 1556.690 | | 2 | NC_2 | 1216.447 | 1569.799 | -1216.447 | 1569.799 | | 3 | GND_3 | 1661.515 | 1397.597 | -1661.515 | 1397.597 | | 4 | NC_4 | 1661.515 | 1597.595 | -1661.515 | 1597.595 | | 5 | NC_5 | 1874.896 | 1279.868 | -1874.896 | 1279.868 | | 6 | GND_6 | 1216.447 | 1369.801 | -1216.447 | 1369.801 | | 7 | NC_7 | 1283.146 | 1918.864 | -1283.146 | 1918.864 | | 8 | NC_8 | 1773.021 | 2061.473 | -1773.021 | 2061.473 | | 9 | GND_9 | 1409.718 | 2074.856 | -1409.718 | 2074.856 | | 10 | GND_10 | 1874.896 | 1880.785 | -1874.896 | 1880.785 | | 11 | BT_LDO_OUT | 1634.866 | -84.600 | -1634.866 | -84.600 | | 12 | BT_PALDO_VSS | 1406.896 | 99.977 | -1406.896 | 99.977 | | 13 | BT_IFVDD | 1370.410 | -100.021 | -1370.410 | -100.021 | | 14 | BT_IFVSS | 1170.412 | -100.021 | -1170.412 | -100.021 | | 15 | BT_LNAVDD | 1829.676 | 805.285 | -1829.676 | 805.285 | | 16 | BT_LNAVSS | 1445.092 | 673.187 | -1445.092 | 673.187 | | 17 | BT_PAVDD | 1750.971 | 81.864 | -1750.971 | 81.864 | | 18 | BT_PAVSS | 1819.443 | 461.507 | -1819.443 | 461.507 | | 19 | BT_PLLVDD | 1370.410 | 974.458 | -1370.410 | 974.458 | | 20 | BT_PLLVSS | 1170.412 | 974.458 | -1170.412 | 974.458 | | 21 | BT_RF | 1853.890 | 261.509 | -1853.890 | 261.509 | | 22 | BT_VBAT | 1851.654 | -100.021 | -1851.654 | -100.021 | | 23 | BT_VCOVDD | 1828.501 | 1008.356 | -1828.501 | 1008.356 | | 24 | BT_VCOVSS | 1569.112 | 1152.599 | -1569.112 | 1152.599 | | 25 | WRF_AFE_GND1P2 | 243.196 | -742.036 | -243.196 | -742.036 | | 26 | WRF_AFE_GND1P2 | 243.196 | -542.038 | -243.196 | -542.038 | | 27 | WRF_AFE_GND1P2 | 243.196 | -342.040 | -243.196 | -342.040 | | 28 | WRF_BUCK_AFE_VDD1P5 | 693.565 | -660.924 | -693.565 | -660.924 | | 29 | WRF_BUCK_RX_VDD1P5 | 893.563 | -660.924 | -893.563 | -660.924 | | 30 | WRF_BUCK_TX_VDD1P5 | 893.563 | -860.922 | -893.563 | -860.922 | | 31 | WRF_BUCK_VCO_VDD1P5 | 693.565 | -860.922 | -693.565 | -860.922 | | 32 | WRF_GPIO_OUT | 1378.222 | -774.355 | -1378.222 | -774.355 | | 33 | WRF_G_TSSI_IN | 1842.033 | -1877.481 | -1842.033 | -1877.481 | | 34 | WRF_G_TSSI_IN | 1648.830 | -1650.915 | -1648.830 | -1650.915 | Table 19. WLCSP 208-Bump Coordinates (Cont.) | Bump# | Signal Name | | de View<br>er of die) | Package Top Side center | View (0,0<br>of die) | |-------|-----------------------|-----------|-----------------------|-------------------------|----------------------| | • | | Х | Υ | Х | Υ | | 35 | WRF_LDO_GND1P5 | 793.564 | -1060.920 | -793.564 | -1060.920 | | 36 | WRF_LNA_2G_GND1P2 | 1454.916 | -400.018 | -1454.916 | -400.018 | | 37 | WRF_LNA_5G_GND1P2 | 1447.441 | -2014.947 | -1447.441 | -2014.947 | | 38 | WRF_PADRV_VBAT_GND5P0 | 1673.998 | -1234.102 | -1673.998 | -1234.102 | | 39 | WRF_PADRV_VBAT_VDD5P0 | 1873.996 | -1253.731 | -1873.996 | -1253.731 | | 40 | WRF_RFIN | 1799.998 | -400.018 | -1799.998 | -400.018 | | 41 | NC_41 | 1775.266 | -2066.746 | -1775.266 | -2066.746 | | 42 | WRF_RFOUT | 1827.547 | -769.585 | -1827.547 | -769.585 | | 43 | NC_43 | 1873.996 | -1616.116 | -1873.996 | -1616.116 | | 44 | WRF_RX2G_GND1P2 | 983.604 | -373.869 | -983.604 | -373.869 | | 45 | WRF_RX5G_GND1P2 | 1082.388 | -1510.618 | -1082.388 | -1510.618 | | 46 | WRF_SYNTH_GND1P2 | 532.600 | -1748.596 | -532.600 | -1748.596 | | 47 | WRF_SYNTH_VDD1P2 | 532.600 | -1948.594 | -532.600 | -1948.594 | | 48 | WRF_TCXO_CKIN2V | -86.744 | -2006.775 | 86.744 | -2006.775 | | 49 | WRF_TCXO_VDD1P8 | -86.744 | -1806.777 | 86.744 | -1806.777 | | 50 | WRF_TX_GND1P2 | 1381.939 | -1236.406 | -1381.939 | -1236.406 | | 51 | WRF_VCO_GND1P2 | 774.273 | -2060.194 | -774.273 | -2060.194 | | 52 | WRF_XTAL_CAB_GND1P2 | 313.252 | -1806.777 | -313.252 | -1806.777 | | 53 | WRF_XTAL_CAB_VDD1P2 | 113.254 | -1806.777 | -113.254 | -1806.777 | | 54 | WRF_XTAL_CAB_XON | 113.254 | -2006.775 | -113.254 | -2006.775 | | 55 | WRF_XTAL_CAB_XOP | 313.252 | -2006.775 | -313.252 | -2006.775 | | 56 | SR_PVSS | -1875.008 | 2074.964 | 1875.008 | 2074.964 | | 57 | SR_PVSS | -1875.008 | 1874.966 | 1875.008 | 1874.966 | | 58 | SR_PVSS | -1875.008 | 1674.968 | 1875.008 | 1674.968 | | 59 | SR_PVSS | -1875.008 | 1474.970 | 1875.008 | 1474.970 | | 60 | SR_PVSS | -1875.008 | 1274.972 | 1875.008 | 1274.972 | | 61 | SR_VLX | -1675.010 | 2074.964 | 1675.010 | 2074.964 | | 62 | SR_VLX | -1675.010 | 1874.966 | 1675.010 | 1874.966 | | 63 | SR_VLX | -1675.010 | 1674.968 | 1675.010 | 1674.968 | | 64 | SR_VLX | -1675.010 | 1474.970 | 1675.010 | 1474.970 | | 65 | SR_VLX | -1475.012 | 1874.966 | 1475.012 | 1874.966 | | 66 | SR_VLX | -1475.012 | 1674.968 | 1475.012 | 1674.968 | | 67 | PMU_AVSS | -1475.012 | 1474.970 | 1475.012 | 1474.970 | | 68 | PMU_AVSS | -1675.010 | 1274.972 | 1675.010 | 1274.972 | | 69 | SR_VDDBATP5V | -1475.012 | 2074.964 | 1475.012 | 2074.964 | Table 19. WLCSP 208-Bump Coordinates (Cont.) | Bump# | Signal Name | | de View<br>er of die) | Package Top Side center | View (0,0<br>of die) | |-------|---------------------|-----------|-----------------------|-------------------------|----------------------| | | | Х | Υ | Х | Y | | 70 | SR_VDDBATP5V | -1275.014 | 2074.964 | 1275.014 | 2074.964 | | 71 | SR_VDDBATP5V | -1275.014 | 1874.966 | 1275.014 | 1874.966 | | 72 | SR_VDDBATP5V | -1275.014 | 1674.968 | 1275.014 | 1674.968 | | 73 | SR_VDDBATP5V | -1275.014 | 1474.970 | 1275.014 | 1474.970 | | 74 | SR_VDDBATA5V | -1075.016 | 1474.970 | 1075.016 | 1474.970 | | 75 | SR_VDDBATA5V | -875.018 | 1474.970 | 875.018 | 1474.970 | | 76 | VOUT_3P3 | -1075.016 | 2074.964 | 1075.016 | 2074.964 | | 77 | VOUT_CLDO | -1075.016 | 1874.966 | 1075.016 | 1874.966 | | 78 | VOUT_CLDO | -1075.016 | 1674.968 | 1075.016 | 1674.968 | | 79 | LDO_VDD1P5 | -875.018 | 2074.964 | 875.018 | 2074.964 | | 80 | LDO_VDD1P5 | -875.018 | 1874.966 | 875.018 | 1874.966 | | 81 | LDO_VDD1P5 | -875.018 | 1674.968 | 875.018 | 1674.968 | | 82 | VOUT_LNLDO | -675.020 | 2074.964 | 675.020 | 2074.964 | | 83 | VOUT_HSICLDO | -675.020 | 1874.966 | 675.020 | 1874.966 | | 84 | BT_REG_ON | -675.020 | 1674.968 | 675.020 | 1674.968 | | 85 | WL_REG_ON | -675.020 | 1474.970 | 675.020 | 1474.970 | | 86 | VDDIO_PMU | -1075.016 | 1274.972 | 1075.016 | 1274.972 | | 87 | HSIC_AGND1p2PLL | -1316.882 | 1044.986 | 1316.882 | 1044.986 | | 88 | HSIC_AVDD1p2PLL_OUT | -308.288 | 881.600 | 308.288 | 881.600 | | 89 | NC_89 | -1863.839 | 772.520 | 1863.839 | 772.520 | | 90 | NC_90 | -1862.633 | 1030.190 | 1862.633 | 1030.190 | | 91 | NC_91 | -1610.156 | 1031.486 | 1610.156 | 1031.486 | | 92 | HSIC_PADVDD1p2 | 97.000 | 881.600 | -97.000 | 881.600 | | 93 | HSIC_DVDD1p2_OUT | -105.725 | 881.600 | 105.725 | 881.600 | | 94 | WL_GPIO_0 | -377.957 | -1991.074 | 377.957 | -1991.074 | | 95 | WL_GPIO_1 | -338.672 | -1742.170 | 338.672 | -1742.170 | | 96 | WL_GPIO_2 | -592.121 | -1861.474 | 592.121 | -1861.474 | | 97 | WL_GPIO_3 | -670.385 | -1621.309 | 670.385 | -1621.309 | | 98 | WL_GPIO_4 | -441.200 | -1509.376 | 441.200 | -1509.376 | | 99 | WL_GPIO_5 | -842.636 | -1839.190 | 842.636 | -1839.190 | | 100 | WL_GPIO_6 | -658.334 | -1363.018 | 658.334 | -1363.018 | | 101 | WL_GPIO_7 | -776.783 | -1138.450 | 776.783 | -1138.450 | | 102 | WL_GPIO_8 | -914.546 | -1347.826 | 914.546 | -1347.826 | | 103 | WL_GPIO_9 | -921.809 | -1600.906 | 921.809 | -1600.906 | | 104 | WL_GPIO_10 | -1045.496 | -1141.960 | 1045.496 | -1141.960 | Table 19. WLCSP 208-Bump Coordinates (Cont.) | Bump# | Signal Name | Bump Si<br>(0,0 cent | de View<br>er of die) | Package Top Side \center | View (0,0<br>of die) | |-------|-----------------|----------------------|-----------------------|--------------------------|----------------------| | | | Х | Υ | х | Y | | 105 | WL_GPIO_11 | -1173.548 | -1389.424 | 1173.548 | -1389.424 | | 106 | WL_GPIO_12 | -1094.258 | -1792.165 | 1094.258 | -1792.165 | | 107 | WL_GPIO_13 | -1278.317 | -1618.699 | 1278.317 | -1618.699 | | 108 | WL_GPIO_14 | -1332.434 | -1868.710 | 1332.434 | -1868.710 | | 109 | WL_GPIO_15 | -1514.225 | -1590.493 | 1514.225 | -1590.493 | | 110 | JTAG_SEL | -1581.032 | -1834.312 | 1581.032 | -1834.312 | | 111 | PA_LIN_CTRL | -952.895 | -652.936 | 952.895 | -652.936 | | 112 | RF_SW_CTRL_0 | -1281.395 | -848.002 | 1281.395 | -848.002 | | 113 | RF_SW_CTRL_1 | -1278.011 | -595.192 | 1278.011 | -595.192 | | 114 | RF_SW_CTRL_2 | -1534.160 | -881.041 | 1534.160 | -881.041 | | 115 | RF_SW_CTRL_3 | -1045.982 | -419.512 | 1045.982 | -419.512 | | 116 | RF_SW_CTRL_4 | -1317.755 | -87.493 | 1317.755 | -87.493 | | 117 | RF_SW_CTRL_5 | -1287.470 | -343.642 | 1287.470 | -343.642 | | 118 | RF_SW_CTRL_6 | -1556.822 | -623.596 | 1556.822 | -623.596 | | 119 | RF_SW_CTRL_7 | -800.687 | -10.327 | 800.687 | -10.327 | | 120 | RF_SW_CTRL_8 | -964.010 | 178.520 | 964.010 | 178.520 | | 121 | RF_SW_CTRL_9 | -1539.218 | -372.262 | 1539.218 | -372.262 | | 122 | VDDIO_RF | -791.804 | -459.184 | 791.804 | -459.184 | | 123 | VDDIO_RF | -791.804 | -256.891 | 791.804 | -256.891 | | 124 | OTP_VDD33 | -1049.186 | -166.324 | 1049.186 | -166.324 | | 125 | SDIO_CLK | -1100.288 | 394.079 | 1100.288 | 394.079 | | 126 | SDIO_CMD | -1223.291 | 159.818 | 1223.291 | 159.818 | | 127 | SDIO_DATA_0 | -1474.841 | 184.226 | 1474.841 | 184.226 | | 128 | SDIO_DATA_1 | -1351.442 | 407.444 | 1351.442 | 407.444 | | 129 | SDIO_DATA_2 | -1643.717 | 368.906 | 1643.717 | 368.906 | | 130 | SDIO_DATA_3 | -1854.857 | 228.992 | 1854.857 | 228.992 | | 131 | VDDIO_SD | -1601.183 | -125.806 | 1601.183 | -125.806 | | 132 | VDDIO_SD | -1781.903 | -18.103 | 1781.903 | -18.103 | | 133 | VDD_ISO | -562.799 | 52.322 | 562.799 | 52.322 | | 134 | PACKAGEOPTION_0 | -1867.196 | -1395.688 | 1867.196 | -1395.688 | | 135 | PACKAGEOPTION_1 | -1665.758 | -1391.620 | 1665.758 | -1391.620 | | 136 | PACKAGEOPTION_2 | -1421.669 | -1385.581 | 1421.669 | -1385.581 | | 137 | PACKAGEOPTION_3 | -1782.461 | -1635.583 | 1782.461 | -1635.583 | | 138 | VDDC_ISO_1 | -69.626 | 1956.956 | 69.626 | 1956.956 | | 139 | BT_DEV_WAKE | 715.183 | 651.326 | -715.183 | 651.326 | Table 19. WLCSP 208-Bump Coordinates (Cont.) | Bump# | Signal Name | Bump Si<br>(0,0 cent | de View<br>er of die) | Package Top Side \center | View (0,0<br>of die) | |-------|---------------|----------------------|-----------------------|--------------------------|----------------------| | | | Х | Υ | Х | Υ | | 140 | BT_GPIO_2 | 667.627 | 1486.517 | -667.627 | 1486.517 | | 141 | BT_GPIO_3 | 567.844 | 855.824 | -567.844 | 855.824 | | 142 | BT_GPIO_4 | 613.663 | 1808.663 | -613.663 | 1808.663 | | 143 | BT_GPIO_5 | 361.771 | 733.820 | -361.771 | 733.820 | | 144 | BT_I2S_WS | 831.301 | 1679.396 | -831.301 | 1679.396 | | 145 | BT_I2S_CLK | 201.877 | 1571.432 | -201.877 | 1571.432 | | 146 | BT_I2S_DI | -250.544 | 1541.453 | 250.544 | 1541.453 | | 147 | BT_I2S_DO | 190.033 | 1823.603 | -190.033 | 1823.603 | | 148 | BT_HOST_WAKE | 833.011 | 1933.061 | -833.011 | 1933.061 | | 149 | BT_PCM_CLK | -269.444 | 1793.471 | 269.444 | 1793.471 | | 150 | LPO_IN | -29.936 | 1693.643 | 29.936 | 1693.643 | | 151 | BT_PCM_OUT | -15.473 | 1440.320 | 15.473 | 1440.320 | | 152 | BT_PCM_SYNC | 463.066 | 504.365 | -463.066 | 504.365 | | 153 | BT_TM1 | 690.802 | 393.845 | -690.802 | 393.845 | | 154 | BT_UART_CTS_N | 457.252 | 1349.708 | -457.252 | 1349.708 | | 155 | BT_UART_RTS_N | 451.735 | 1616.144 | -451.735 | 1616.144 | | 156 | BT_UART_RXD | 333.871 | 1013.531 | -333.871 | 1013.531 | | 157 | BT_UART_TXD | 205.819 | 1307.444 | -205.819 | 1307.444 | | 158 | BT_PCM_IN | -298.154 | 1286.816 | 298.154 | 1286.816 | | 159 | VDDC_ISO_2 | 422.089 | 1969.871 | -422.089 | 1969.871 | | 160 | CLK_REQ | -312.509 | 2045.219 | 312.509 | 2045.219 | | 161 | BT_VDDO | 74.500 | 639.500 | -74.500 | 639.500 | | 162 | BT_VDDO | 317.680 | 291.452 | -317.680 | 291.452 | | 163 | BT_VDDO | 203.560 | 476.600 | -203.560 | 476.600 | | 164 | WL_VDDIO | -748.091 | -887.233 | 748.091 | -887.233 | | 165 | WL_VDDIO | -954.407 | -906.439 | 954.407 | -906.439 | | 166 | WL_VDDIO | -1292.078 | -1169.455 | 1292.078 | -1169.455 | | 167 | BT_VDDC | -87.635 | 1200.083 | 87.635 | 1200.083 | | 168 | BT_VDDC | 90.997 | 1083.056 | -90.997 | 1083.056 | | 169 | BT_VDDC | 137.473 | 82.526 | -137.473 | 82.526 | | 170 | BT_VDDC | 351.295 | 82.526 | -351.295 | 82.526 | | 171 | BT_VDDC | 551.356 | 223.304 | -551.356 | 223.304 | | 172 | BT_VDDC | 568.312 | 1108.571 | -568.312 | 1108.571 | | 173 | BT_VDDC | 719.233 | 103.703 | -719.233 | 103.703 | | 174 | BT_VDDC | 762.991 | 970.286 | -762.991 | 970.286 | Table 19. WLCSP 208-Bump Coordinates (Cont.) | Bump# | Signal Name | Bump Si<br>(0,0 cent | de View<br>er of die) | Package Top Side \ center | /iew (0,0<br>of die) | |-------|-------------|----------------------|-----------------------|---------------------------|----------------------| | | | X | Υ | X | Y | | 175 | WL_VDDC | -1863.614 | -2072.695 | 1863.614 | -2072.695 | | 176 | WL_VDDC | -1863.614 | -1872.652 | 1863.614 | -1872.652 | | 177 | WL_VDDC | -1860.833 | 518.837 | 1860.833 | 518.837 | | 178 | WL_VDDC | -1660.403 | -2072.695 | 1660.403 | -2072.695 | | 179 | WL_VDDC | -1413.830 | 651.497 | 1413.830 | 651.497 | | 180 | WL_VDDC | -1209.557 | 651.497 | 1209.557 | 651.497 | | 181 | WL_VDDC | -676.541 | 289.013 | 676.541 | 289.013 | | 182 | WL_VDDC | -676.541 | 489.578 | 676.541 | 489.578 | | 183 | WL_VDDC | -542.135 | -453.685 | 542.135 | -453.685 | | 184 | WL_VDDC | -542.135 | -250.618 | 542.135 | -250.618 | | 185 | WL_VDDC | -542.135 | -657.796 | 542.135 | -657.796 | | 186 | WL_VDDC | -469.037 | 289.013 | 469.037 | 289.013 | | 187 | WL_VDDC | -469.037 | 489.578 | 469.037 | 489.578 | | 188 | WL_VDDC | -309.035 | 140.576 | 309.035 | 140.576 | | 189 | VSSC | -1698.581 | -1188.112 | 1698.581 | -1188.112 | | 190 | VSSC | -1610.579 | 770.702 | 1610.579 | 770.702 | | 191 | VSSC | -1496.486 | -1135.102 | 1496.486 | -1135.102 | | 192 | VSSC | -1210.106 | 858.245 | 1210.106 | 858.245 | | 193 | VSSC | -955.703 | 603.374 | 955.703 | 603.374 | | 194 | VSSC | -781.427 | 718.529 | 781.427 | 718.529 | | 195 | VSSC | -576.137 | 718.529 | 576.137 | 718.529 | | 196 | VSSC | -497.342 | -976.405 | 497.342 | -976.405 | | 197 | VSSC | -483.086 | 1079.807 | 483.086 | 1079.807 | | 198 | VSSC | -381.647 | -102.262 | 381.647 | -102.262 | | 199 | VSSC | -271.244 | 1079.807 | 271.244 | 1079.807 | | 200 | VSSC | -98.903 | 530.618 | 98.903 | 530.618 | | 201 | VSSC | -92.378 | 187.115 | 92.378 | 187.115 | | 202 | VSSC | 32.146 | -102.262 | -32.146 | -102.262 | | 203 | VSSC | 65.266 | 321.719 | -65.266 | 321.719 | | 204 | VSSC | 245.671 | -102.262 | -245.671 | -102.262 | | 205 | VSSC | 453.949 | -102.262 | -453.949 | -102.262 | | 206 | VSSC | 663.469 | -102.262 | -663.469 | -102.262 | | 207 | VSSC | 815.848 | 1210.613 | -815.848 | 1210.613 | | 208 | VSSC | 887.785 | 1413.095 | -887.785 | 1413.095 | # 13.2 Signal Descriptions The signal name, type, and description of each pin in the CYW4334W is listed in Table 20 . The symbols shown under Type indicate pin directions (I/O = bidirectional, I = input, O = output) and the internal pull-up/pull-down characteristics (PU = weak internal pull-up resistor and PD = weak internal pull-down resistor), if any. See also Table 21 on page 65 for resistor strapping options. Table 20. WLBGA and WLCSP Signal Descriptions | WLCSP Bump | WLBGA Ball | Signal Name | Type | Description | | | | | |------------|--------------------------|--------------------|------|-------------------------------------------------------------------------------------------------------|--|--|--|--| | | WLAN RF Signal Interface | | | | | | | | | 40 | G1 | WRF_RFIN | I | RF input | | | | | | 42 | H1 | WRF_RFOUT | 0 | RF output | | | | | | 33, 34 | K2 | WRF_G_TSSI_IN | I | TSSI input | | | | | | | | RF Control Signals | | | | | | | | 112 | J10 | RF_SW_CTRL_0 | 0 | RF switch enable | | | | | | 113 | K9 | RF_SW_CTRL_1 | 0 | RF switch enable | | | | | | 114 | J9 | RF_SW_CTRL_2 | 0 | RF switch enable | | | | | | 115 | H9 | RF_SW_CTRL_3 | 0 | RF switch enable | | | | | | 116 | H10 | RF_SW_CTRL_4 | 0 | RF switch enable | | | | | | 117 | H8 | RF_SW_CTRL_5 | 0 | RF switch enable | | | | | | 118 | J8 | RF_SW_CTRL_6 | 0 | RF switch enable | | | | | | 119 | _ | RF_SW_CTRL_7 | 0 | RF switch enable | | | | | | 120 | _ | RF_SW_CTRL_8 | 0 | RF switch enable | | | | | | 121 | _ | RF_SW_CTRL_9 | 0 | RF switch enable | | | | | | 111 | J3 | PA_LIN_CTRL | 0 | External PA linearity control | | | | | | | | SDIO Bus Interface | | | | | | | | 125 | F10 | SDIO_CLK | I | SDIO clock input | | | | | | 126 | G10 | SDIO_CMD | I/O | SDIO command line | | | | | | 127 | G9 | SDIO_DATA_0 | I/O | SDIO data line 0 | | | | | | 128 | F9 | SDIO_DATA_1 | I/O | SDIO data line 1. Also used as a strapping option (see Table 21 on page 65). | | | | | | 129 | G8 | SDIO_DATA_2 | I/O | SDIO data line 2. Also used as a strapping option (see Table 21 on page 65). | | | | | | 130 | E8 | SDIO_DATA_3 | I/O | SDIO data line 3. Also used for the JTAG TDI signal when JTAG mode is selected with the JTAG_SEL pin. | | | | | **Note:** The CYW4334W SDIO DATA and CMD lines have internal pull-ups when the chip is in SDIO mode. These pull-ups are enabled by default after the strapping options have been read, and can be disabled by software. | | JTAG Interface | | | | | | | | | |-----|----------------|----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 110 | L8 | JTAG_SEL | I/O | JTAG select: Connect this pin high (VDDIO) in order to use WL_GPIO_2 through WL_GPIO_5 and GPIO_12 as JTAG signals. See "WLAN GPIO Interface" for the JTAG signal pins. This pin has an internal pull-down resistor. If JTAG is not needed, then this pin can be a No_Connect. | | | | | | | | | WLAN GPIO Inte | erface | | | | | | | Table 20. WLBGA and WLCSP Signal Descriptions (Cont.) | WLCSP Bump | WLBGA Ball | Signal Name | Type | Description | |------------|------------|------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 94 | J4 | WL_GPIO_0/WL_HOST_WAKE | I/O | This pin can be programmed by software to be a GPIO or a WLAN_HOST_WAKE output indicating that host wake-up should be performed. | | 95 | J5 | WL_GPIO_1/WL_DEV_WAKE | I/O | This pin can be programmed by software to be a GPIO or AP_READY. This pin is also used as an out-of- band wake-up when the host wants to wake WLAN from the deep sleep mode. | | 96 | H6 | WL_GPIO_2/TCK | I/O | This pin can be programmed by software to be a GPIO, the JTAG TCK signal. | | 97 | G6 | WL_GPIO_3/TMS | I/O | This pin can be programmed by software to be a GPIO or the JTAG TMS signal. | | 98 | H7 | WL_GPIO_4/TDI/UART_RX | I/O | This pin can be programmed by software to be a GPIO, the JTAG TDI signal or the UART Rx signal. | | 99 | L9 | WL_GPIO_5/TDO/UART_TX | I/O | This pin can be programmed by software to be a GPIO, the JTAG TDO signal or the UART Tx signal. | | 100 | J6 | WL_GPIO_6/SPI_MODE_SEL | I/O | WL_GPIO_6. Also used as SPI_MODE_SEL strapping option (see Table 21 on page 65). | | 106 | J7 | WL_GPIO_12/JTAG_TRST_L | I/O | This pin can be programmed by software to be a GPIO or the JTAG TRST_L signal. This pin has an internal pull-down resistor that is enabled whenever VDDIO is present (even when the chip is in reset). Once the chip is out of reset and booted, the software can disable this pull down if desired. When JTAG_SEL is high, WL_GPIO 12 is used as JTAG_TRST_L and is pulled up. | | 101 | - | WL_GPIO_7 | I/O | GPIO/Debug pins. These are also used as strapping options (see Table 21 on page 65. | | 102 | - | WL_GPIO_8 | I/O | _ | | 107 | _ | WL_GPIO_13 | I/O | _ | | 103 | - | WL_GPIO_9 | I/O | By default, this is an input pin. It can be programmed as a GPIO pin in the software. | | 104 | ı | WL_GPIO_10 | I/O | By default, this is an input pin. It can be programmed as a GPIO pin in the software. | | 105 | _ | WL_GPIO_11 | I/O | This pin has an internal pull-down resistor that is enabled whenever VDDIO is present (even when the chip is in reset). Once the chip is out of reset and booted, the software can disable this pull down if desired. By default, this is an output pin. It can be programmed as a GPIO pin in the software | | 108 | - | WL_GPIO_14 | I/O | By default, this is an output pin. It can be programmed as a GPIO pin in the software. | | 109 | - | WL_GPIO_15 | I/O | By default, this is an input pin. It can be programmed as a GPIO pin in the software. | Table 20. WLBGA and WLCSP Signal Descriptions (Cont.) | WI DCA Dall | Cianal Nama | Trens | Departmen | |--------------|--------------------------------------------------|--------|-----------------------------------------------------------------------------------------| | WLDGA Ball | | Туре | Description | | 1.5 | | 1 1 | VTAL appillator input | | | | | XTAL oscillator input XTAL oscillator output | | | | - | TCXO buffered input. When not using a TCXO | | L/ | WRF_TCXU_CKIN2V | ' | this pin should be connected to ground. | | A6 | CLK_REQ | 0 | XTAL clock request—shared by BT and WLAN | | B6 | LPO_IN | I | External sleep clock input (32.768 kHz) | | | Bluetooth | | | | E1 | BT_RF | I/O | Bluetooth transceiver RF antenna port | | <del>,</del> | | | | | C7 | BT_PCM_CLK | I/O | PCM clock; can be master (output) or slave (input) | | D7 | BT_PCM_IN | I | PCM data input sensing | | E7 | BT_PCM_OUT | 0 | PCM data output | | C4 | BT_PCM_SYNC | I/O | PCM sync; can be master (output) or slave (input) | | | Bluetooth UART | | | | D4 | BT_UART_CTS_N | I | UART clear-to-send. Active-low clear-to-send signal for the HCI UART interface. | | E4 | BT_UART_RTS_N | 0 | UART request-to-send. Active-low request-to-<br>send signal for the HCI UART interface. | | B5 | BT_UART_RXD | I | UART serial input. Serial data input for the HCI UART interface. | | E5 | BT_UART_TXD | 0 | UART serial output. Serial data output for the HCI UART interface. | | | Bluetooth/l <sup>2</sup> S | ' | | | F6 | BT_I2S_CLK | I/O | I <sup>2</sup> S clock; can be master (output) or slave (input) | | F5 | BT_I2S_DO | I/O | I <sup>2</sup> S data output | | G5 | BT_I2S_WS | I/O | I <sup>2</sup> S WS; can be master (output) or slave (input) | | E6 | BT_I2S_DI | I/O | I <sup>2</sup> S data input | | | Bluetooth Test Mod | de | | | _ | BT_TM1 | I/O | ARMJTAGMode | | | Bluetooth GPIO | | | | | BT_GPIO_2 | I/O | BT GPIO: multiplexed functions (see Table 23 on page 67). | | | BT_GPIO_3 | I/O | BT GPIO: multiplexed functions (see Table 23 on page 67). | | | BT_GPIO_4 | I/O | BT GPIO: multiplexed functions (see Table 23 on page 67). | | | BT_GPIO_5 | I/O | BT GPIO: multiplexed functions (see Table 23 on page 67). | | | Miscellaneous | | | | B1 | NC_1 | I | No connect | | _ | NC_2 | I | Connect to VOUT_LNLDO | | _ | NC_4 | I | Connect to VOUT_LNLDO | | | B6 E1 C7 D7 E7 C4 D4 E4 B5 E5 F6 F5 G5 E6 - | Clocks | Clocks | Table 20. WLBGA and WLCSP Signal Descriptions (Cont.) | WLCSP Bump | WLBGA Ball | Signal Name | Type | Description | |------------|------------|------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | A1 | FM_LNAVCOVDD | 1 | Connect to VOUT_LNLDO | | 5 | _ | NC_5 | ı | No connect | | 7 | A3 | NC_7 | I | Connect to VOUT_LNLDO | | 8 | _ | NC_8 | I | Connect to VOUT_LNLDO | | 41 | L1 | NC_41 | I | Connect to ground | | 43 | K1 | NC_43 | 0 | No connect | | 32 | H2 | WRF_GPIO_OUT | I/O | No connect | | 83 | _ | VOUT_HSICLDO | 1 | No connect | | 84 | A5<br>A4 | BT_REG_ON WL_REG_ON | 1 | Used by PMU to power up or power down the internal CYW4334W regulators used by the Bluetooth section. Also, when deasserted, this pin holds the Bluetooth section in reset. This pin has an internal 200 kΩ pull-down resistor that is enabled by default. It can be disabled through programming. Used by PMU to power up or power down the internal CYW4334W regulators used by the WLAN section. Also, when deasserted, this pin | | | | | | holds the WLAN section in reset. This pin has an internal 200 k $\Omega$ pull-down resistor that is enabled by default. It can be disabled through programming. | | 88 | _ | HSIC_AVDD1p2PLL_OUT | 0 | No connect | | 89 | E10 | NC_89 | I/O | No connect | | 90 | D10 | NC_90 | I | No connect | | 91 | E9 | NC_91 | I | No connect | | 92 | _ | HSIC_PADVDD1p2 | I | No connect | | 93 | D8 | HSIC_DVDD1p2_OUT | 0 | No connect | | 139 | B4 | BT_DEV_WAKE/BT_GPIO_0 | I/O | DEV_WAKE or general-purpose I/O signal | | 148 | F4 | BT_HOST_WAKE/BT_GPIO_1 | I/O | HOST_WAKE or general-purpose I/O signal | Table 20. WLBGA and WLCSP Signal Descriptions (Cont.) | WLCSP Bump | WLBGA Ball | Signal Name | Type | Description | |------------|------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | | | Integrated Voltage Regu | lators | | | 74, 75 | B9 | SR_VDDBATA5V | I | Quiet VBAT | | 69–73 | A9 | SR_VDDBATP5V | I | Power VBAT | | 61–66 | B10 | SR_VLX | SR_VLX O Cbuck switching regulator output Table 39 on page 87 for details of the and capacitor required on this ou | | | 79–81 | A8 | LDO_VDD1P5 | ı | LNLDO input | | 82 | A7 | VOUT_LNLDO | 0 | Output of low-noise LNLDO | | 77, 78 | B8 | VOUT_CLDO | 0 | Output of core LDO | | 76 | B7 | VOUT_3P3 | 0 | LDO3p3 output | | | | Bluetooth Power Supp | olies | | | 17 | _ | BT_PAVDD | I | Bluetooth PA power supply | | 15 | D1 | BT_LNAVDD | I | Bluetooth LNA power supply | | 13 | D3 | BT_IFVDD | I | Bluetooth IF block power supply | | 19 | D2 | BT_PLLVDD | I | Bluetooth RF PLL power supply | | 23 | C1 | BT_VCOVDD | I | Bluetooth RF power supply | | 138 | _ | VDDC_ISO_1 | I | Core supply for power-on/off island VDDC_G | | 159 | _ | VDDC_ISO_2 | I | Core supply for power-on/off island VDDB | | 11 | _ | BT_LDO_OUT | 0 | 2.5V Bluetooth LDO output | | - | F1 | BT_LDOPAVDD2P5 | I/O | 2.5V BT LDO output and Bluetooth PA power supply | | 22 | F2 | BT_VDDBAT | I | VBAT for Bluetooth | | | | WLAN Power Suppli | es | | | _ | H4 | WRF_BUCK_VDD1P5 | I | Internal capacitor-less LDO input supply | | 47 | K5 | WRF_SYNTH_VDD1P2 | I | Synth VDD 1.2V input | | 39 | J1 | WRF_PADRV_VBAT_VDD5P0 | I | PA Driver VBAT supply | | 53 | K6 | WRF_XTAL_CAB_VDD1P2 | I | XTAL oscillator supply | | 49 | K7 | WRF_TCXO_VDD1P8 I Supply to the WRF_When not using a | | Supply to the WRF_TCXO_CKIN input buffer. When not using a TCXO, this pin should be connected to ground. | | 31 | _ | WRF_BUCK_VCO_VDD1P5 | I | Internal LDO input supply (from CBUCK) | | 28 | _ | WRF_BUCK_AFE_VDD1P5 | I | Internal AFE LDO input supply (from CBUCK) | | 29 | _ | WRF_BUCK_RX_VDD1P5 | I | Internal LDO input supply (from CBUCK) | | 30 | _ | WRF_BUCK_TX_VDD1P5 | I | Internal LDO input supply (from CBUCK) | Table 20. WLBGA and WLCSP Signal Descriptions (Cont.) | WLCSP Bump | WLBGA Ball | Signal Name | Type | Description | |---------------------|-----------------------|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------| | | | Miscellaneous Power Su | pplies | | | 124 | _ | OTP_VDD33 | 1 | OTP 3.3V supply | | 167–174,<br>175–188 | C6, D6, F7, L10 | VDDC | I | Core supply for WLAN and BT. | | 133 | _ | VDD_ISO | - 1 | Core supply for the Power On/Off island | | 86, 164–166 | C8, G7 | VDDIO | I | IO supply (1.8–3.3V) for PMU controls and WLAN. Must be directly connected to BT_VDDO on the PCB. Labeled VDDIO_PML on WLCSP documentation. | | 161–163 | - | BT_VDDO | I | IO supply (1.8–3.3V) for BT. Must be directly connected to VDDIO_PMU and WL_VDDIO on the PCB. | | 131, 132 | _ | VDDIO_SD | I | IO supply for SDIO pads (1.8-3.3V) | | 122, 123 | K10 | VDDIO_RF | I/O | IO supply for RF switch control pads (3.3V) | | | • | Ground | | | | 46 | K4 | WRF_SYNTH_GND1P2 | 1 | Synth ground | | 51 | L3 | WRF VCO GND1P2 | I | VCO/logen ground | | 25–27 | G4 | WRF_AFE_GND1P2 | I | AFE ground | | 35 | _ | WRF_LDO_GND1P5 | I | LDO Ground | | 36 | G2 | WRF_LNA_2G_GND1P2 | I | 2 GHz internal LNA ground | | 37 | L2 | WRF_LNA_5G_GND1P2 | 1 | Ground | | _ | G3 | WRF_RX_GND1P2 | 1 | RX ground | | 50 | H3 | WRF_TX_GND1P2 | I | TX ground | | 38 | J2 | WRF_PADRV_VBAT_GND5P0 | I | PAD ground | | 52 | L4 | WRF_XTAL_CAB_GND1P2 | 1 | XTAL ground | | 44 | _ | WRF_RX2G_GND1P2 | - 1 | RX2G ground | | 45 | _ | WRF_RX5G_GND1P2 | - 1 | Ground | | 12 | F3 | BT_LDOVSS | I | Bluetooth PA and LDO ground. Labeled BT_PALDO_VSS on WLCSP documentation | | 189–208 | C5, C9, D5, F8,<br>K8 | VSSC | I | Core ground for WLAN and BT | | 56–60 | A10 | SR_PVSS | I | Power Gnd | | 67 and 68 | C10 | PMU_AVSS | 1 | Quiet Gnd | | 87 | D9 | AGND12PLL/HSIC_AGND1p2PLL | I | Ground | | 18 | E2 | BT_PAVSS | - 1 | Bluetooth PA ground | | 16 | _ | BT_LNAVSS | I | Bluetooth LNA ground | | 14 | E3 | BT_IFVSS | I | 1.2V Bluetooth IF block ground | | 20 | C3 | BT_PLLVSS | I | Bluetooth RF PLL ground | | 24 | C2 | BT_VCOVSS | - 1 | 1.2V Bluetooth RF ground | | 10 | A2 | GND_10 | 1 | Ground | | 3 | B2 | GND_3 | 1 | Ground | | 9 | B3 | GND_9 | I | Ground | | 6 | - | GND_6 | 1 | Ground | | 134 | _ | PACKAGEOPTION_0 | 0 | PAD ground | | 135 | _ | PACKAGEOPTION_1 | 0 | PAD ground | | 136 | _ | PACKAGEOPTION_2 | 0 | PAD ground | Table 20. WLBGA and WLCSP Signal Descriptions (Cont.) | WLCSP Bump | WLBGA Ball | Signal Name | Type | Description | | | | | | |------------|----------------------|-------------|------|-------------|--|--|--|--|--| | 137 | 37 – PACKAGEOPTION_3 | | | PAD ground | | | | | | | | No Connect | | | | | | | | | | _ | _ | _ | - | _ | | | | | | # 13.2.1 WLAN GPIO Signals and Strapping Options The pins listed in Table 21 are sampled at power-on reset (POR) to determine the various operating modes. Sampling occurs a few milliseconds after an internal POR or deassertion of the external POR. After the POR, each pin assumes the GPIO or alternative function specified in the signal descriptions table. Each strapping option pin has an internal pull-up (PU) or pull-down (PD) resistor that determines the default mode. To change the mode, connect an external PU resistor to VDDIO or a PD resistor to GND, using a $10 \text{ k}\Omega$ resistor or less. **Note:** Refer to the reference board schematics for more information. Table 21. WLAN GPIO Functions and Strapping Options (Advance Information) | Pin Name | WLCSP<br>Pin # | WLBGA<br>Pin # | Default | Function | Description | |----------------------------|----------------|----------------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDIO_DATA_1 | 128 | F9 | N/A <sup>a</sup> | strap_host_ifc_1 | The three strap pins strap_host_ifc_[3:1] select the host interface to enable: 0XX: SDIO 10X: gSPI 110: Not supported 111: Not supported | | SDIO_DATA_2 | 129 | G8 | N/A <sup>a</sup> | strap_host_ifc_2 | 0: Select gSPI mode | | WL_GPIO_6/<br>SPI_MODE_SEL | 100 | J6 | 1 | strap_host_ifc_3 | 0: Select SDIO mode 1: Select when using gSPI mode | | WL_GPIO_7 | 101 | _ | 1 | OTPEnabled | This strapping option selects the use of OTP or the default CIS in the SDIO core as described in Table 22 on page 66. | | WL_GPIO_8 | 102 | - | 1 | LPOAutoDetEn | This strapping option selects the enable of LPO auto-detection circuit. 0: The LPOSelect strapping option determines the source of the ILP clock. 1: The LPOSelect strapping option is ignored and the external LPO is selected if it is detected; otherwise, the internal LPO is used. | | WL_GPIO_13 | 107 | - | 0 | LPOSelect | Select external sleep clock as ILP clock. Select internal LPO clock. This value is ignored if the LPOAutoDetEn option is set to 1. | | JTAG_SELECT | 110 | L8 | N/A | JTAG select | Connect this pin high (VDDIO) in order to use WL_GPIO_2 through WL_GPIO_5 and WL_GPIO_12 as JTAG signals. | | | | | | | <b>Note:</b> See "WLAN GPIO Interface" on page 59 for the JTAG signal pins. This pin has an internal pull-down resistor. If JTAG is not needed then this pin can be a No_Connect. | a. The SDIO\_DATA\_1 and SDIO\_DATA\_2 pins have unknown default states because they are not attached to internal pulls during the strapping period (the internal pull-up resistors for the SDIO DATA and CMD lines in SDIO mode are turned on after the strapping process is completed). Pull these pins high or low to select the appropriate mode. Table 22. OTP Select | Use SPROM | OTPEnabled | CIS Source | OTP State | ChipID Source | | |-----------|------------|---------------------------------|-----------|---------------------------------|--| | 0 | 0 | Default | OFF | Default | | | 0 | 1 | OTP if programmed, else default | ON | OTP if programmed, else default | | | 1 | 0 | SPROM | OFF | Default | | | 1 | 1 | SPROM | ON | OTP if programmed, else default | | # 13.2.2 Multiplexed Bluetooth GPIO Signals The Bluetooth GPIO pins (BT\_GPIO\_0 to BT\_GPIO\_7) are multiplexed pins and can be programmed to be used as GPIOs or for other Bluetooth interface signals such as I²S. The specific function for a given BT\_GPIO\_X pin is chosen by programming the Pad Function Control Register for that specific pin. Table 23 shows the possible options for each BT\_GPIO\_X pin. Note that each BT\_GPIO\_X pin's Pad Function Control Register Setting is independent (BT\_GPIO\_1 can be set to Pad Function 7 at the same time that BT\_GPIO\_3 is set to PAD Function 0). When the Pad Function Control Register is set to 0, the BT\_GPIOs do not have specific functions assigned to them and behave as generic GPIOs. The A\_GPIO\_X pins described below are multiplexed behind the CYW4334W's PCM and I²S interface pins. Document Number: 002-14948 Rev. \*D Page 66 of 109 **Table 23. GPIO Multiplexing Matrix** | Name | | Pad Function Control Register Setting | | | | | | | | | | | |------------------------|---------------|---------------------------------------|----------|----------|---------------|----------|---|---------------|--|--|--|--| | Name | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | | BT_UART_CTS_N | UART_CTS_N | - | _ | - | _ | _ | _ | A_GPIO[1] | | | | | | BT_UART_RTS_N | UART_RTS_N | - | _ | - | _ | _ | _ | A_GPIO[0] | | | | | | BT_UART_RXD | UART_RXD | - | _ | - | _ | _ | - | GPIO[5] | | | | | | BT_UART_TXD | UART_TXD | - | - | - | _ | _ | - | GPIO[4] | | | | | | BT_PCM_IN | A_GPIO[3] | PCM_IN | PCM_IN | HCLK | _ | _ | _ | I2S_SSDI/MSDI | | | | | | BT_PCM_OUT | A_GPIO[2] | PCM_OUT | PCM_OUT | LINK_IND | _ | I2S_MSDO | _ | I2S_SSDO | | | | | | BT_PCM_SYNC | A_GPIO[1] | PCM_SYNC | PCM_SYNC | HCLK | INT_LPO | I2S_MWS | - | I2S_SWS | | | | | | BT_PCM_CLK | A_GPIO[0] | PCM_CLK | PCM_CLK | - | _ | I2S_MSCK | _ | I2S_SSCK | | | | | | BT_I2S_DO | A_GPIO[5] | PCM_OUT | _ | - | I2S_SSDO | I2S_MSDO | _ | STATUS | | | | | | BT_I2S_DI | A_GPIO[6] | PCM_IN | _ | HCLK | I2S_SSDI/MSDI | _ | _ | TX_CON_FX | | | | | | BT_I2S_WS | GPIO[7] | PCM_SYNC | _ | LINK_IND | _ | I2S_MWS | _ | I2S_SWS | | | | | | BT_I2S_CLK | GPIO[6] | PCM_CLK | _ | - | INT_LPO | I2S_MSCK | _ | I2S_SSCK | | | | | | BT_GPIO_5 <sup>a</sup> | GPIO[5] | HCLK | _ | I2S_MSCK | I2S_SSCK | _ | _ | CLK_REQ | | | | | | BT_GPIO_4 <sup>a</sup> | GPIO[4] | LINK_IND | _ | I2S_MSDO | I2S_SSDO | _ | _ | _ | | | | | | BT_GPIO_3 <sup>a</sup> | GPIO[3] | - | _ | I2S_MWS | I2S_SWS | _ | _ | _ | | | | | | BT_GPIO_2 <sup>a</sup> | GPIO[2] | - | _ | - | I2S_SSDI/MSDI | _ | _ | _ | | | | | | BT_GPIO_1 | GPIO[1] | - | _ | - | _ | _ | _ | CLASS1[2] | | | | | | BT_GPIO_0 | GPIO[0] | - | _ | - | clk_12p288 | _ | _ | _ | | | | | | CLK_REQ | WL/BT_CLK_REQ | - | _ | - | _ | _ | _ | A_GPIO[7] | | | | | a. Available only in the WLCSP package. The multiplexed GPIO signals are described in Table 24 . Table 24. Multiplexed GPIO Signals | Pin Name | Туре | Description | |---------------|------|---------------------------------------------------------------------------| | UART_CTS_N | 1 | Host UART clear to send | | UART_RTS_N | 0 | Device UART request to send | | UART_RXD | I | Device UART receive data | | UART_TXD | 0 | Host UART transmit data | | PCM_IN | - 1 | PCM data input | | PCM_OUT | 0 | PCM data output | | PCM_SYNC | I/O | PCM sync signal, can be master (output) or slave (input) | | PCM_CLK | I/O | PCM clock, can be master (output) or slave (input) | | GPIO[7:0] | I/O | General purpose I/O | | A_GPIO[7:0] | I/O | A group general purpose I/O | | I2S_MSDO | 0 | I <sup>2</sup> S master data output | | I2S_MWS | 0 | I <sup>2</sup> S master word select | | I2S_MSCK | 0 | I <sup>2</sup> S master clock | | I2S_SSCK | - 1 | I <sup>2</sup> S slave clock | | I2S_SSDO | 0 | I <sup>2</sup> S slave data output | | I2S_SWS | - 1 | I <sup>2</sup> S slave word select | | I2S_SSDI/MSDI | - 1 | I <sup>2</sup> S slave/master data input | | STATUS | 0 | Signals Bluetooth priority status | | TX_CON_FX | I | WLAN-BT coexist. Transmission confirmation; permission for BT to transmit | | RF_ACTIVE | 0 | WLAN-BT coexist. Asserted (logic high) during local BT RX and TX slots | | LINK_IND | 0 | BT receiver/transmitter link indicator | | CLK_REQ | 0 | WLAN/BT clock request output | # 13.3 I/O States The following notations are used in Table 25 on page 69: - I: Input signal - O: Output signal - I/O: Input/Output signal - PU: Pulled up - PD: Pulled down - NoPull: Neither pulled up or pulled down Table 25. I/O States | Name | 1/0 | Keeper | Active Mode | Low Power State/<br>Sleep (All Power<br>Present) | Power-down<br>(BT_REG_ON and<br>WL_REG_ON Held<br>Low) | Out-of-Reset; Before<br>SW Download<br>(BT_REG_ON=1;<br>WL_REG_ON=1) | (WL_REG_ON=1 and<br>BT_REG_ON=0) and<br>VDDIOs Are Present | (WL_REG_ON=0 and<br>BT_REG_ON=1) and<br>VDDIOs Are Present | Power Rail | |-----------------------|-----|--------|-------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|------------| | WL_REG_ON | - | N | Input; PD (pull-down can be disabled) | Input; PD (pull-down can be disabled) | Input; PD (of 200K) | Input; PD (of 200 kΩ) | Input; PD (of 200 kΩ) | Input; PD (pull-down can be disabled) | _ | | BT_REG_ON | 1 | N | Input; PD (pull down can be disabled) | Input; PD (pull down can be disabled) | Input; PD (of 200K) | Input; PD (of 200 kΩ) | Input; PD (of 200 kΩ) | Input; PD (pull down can be disabled) | _ | | CLK_REQ | I/O | Y | Open drain or push-<br>pull (programmable).<br>Active high. | Open drain or push-<br>pull (programmable).<br>Active high | PD | Open drain.<br>Active high. | Open drain.<br>Active high. | _ | BT_VDDO | | BT_HOST_<br>WAKE | I/O | Υ | I/O; PU, PD, NoPull<br>(programmable) | I/O; PU, PD, NoPull<br>(programmable) | High-Z, NoPull | Input, PD | Input, PD | I/O; PU, PD, NoPull<br>(programmable) | BT_VDDO | | BT_DEV_WAKE | I/O | Υ | I/O; PU, PD, NoPull<br>(programmable) | Input; PU, PD, NoPull<br>(programmable) | High-Z, NoPull | Input, PD | Input, PD | I/O; PU, PD, NoPull<br>(programmable) | BT_VDDO | | BT_GPIO2-<br>BT_GPIO5 | I/O | Y | I/O; PU, PD, NoPull<br>(programmable) | I/O; PU, PD, NoPull<br>(programmable) | High-Z, NoPull | Input, PD | Input, PD | I/O; PU, PD, NoPull<br>(programmable) | BT_VDDO | | BT_UART_CTS | ı | Υ | Input; NoPull | Input; NoPull | High-Z, NoPull | Input; PU | Input; PU | Input; NoPull | BT_VDDO | | BT_UART_RTS | 0 | Υ | Output; NoPull | Output; NoPull | High-Z, NoPull | Input; PU | Input; PU | Output; NoPull | BT_VDDO | | BT_UART_RXD | ı | Υ | Input; PU | Input; NoPull | High-Z, NoPull | Input; PU | Input; PU | Input; PU | BT_VDDO | | BT_UART_TXD | 0 | Υ | Output; NoPull | Output; NoPull | High-Z, NoPull | Input; PU | Input; PU | Output; NoPull | BT_VDDO | | SDIO_DATA_0 | I/O | N | SDIO MODE = PU | SDIO MODE = PU | SDIO MODE = NoPull | SDIO MODE = PU | SDIO MODE = PU | SDIO MODE = NoPull | WL_VDDIO | | SDIO_DATA_1 | I/O | N | SDIO MODE = PU | SDIO MODE = PU | SDIO MODE = NoPull | SDIO MODE = PU | SDIO MODE = PU | SDIO MODE = NoPull | WL_VDDIO | | SDIO_DATA_2 | 1/0 | N | SDIO MODE = PU | SDIO MODE = PU | SDIO MODE = NoPull | SDIO MODE = PU | SDIO MODE = PU | SDIO MODE = NoPull | WL_VDDIO | | SDIO_DATA_3 | 1/0 | N | SDIO MODE = PU | SDIO MODE = PU | SDIO MODE = NoPull | SDIO MODE = PU | SDIO MODE = PU | SDIO MODE = NoPull | WL_VDDIO | | SDIO_CMD | 1/0 | N | SDIO MODE = PU | SDIO MODE = PU | SDIO MODE = NoPull | SDIO MODE = PU | SDIO MODE = PU | SDIO MODE = NoPull | WL_VDDIO | | SDIO_CLK | I | N | SDIO MODE = NoPull | SDIO MODE = NoPull | SDIO MODE = NoPull | SDIO MODE = NoPull | SDIO MODE = NoPull | SDIO MODE = NoPull | WL_VDDIO | | BT_PCM_CLK | 1/0 | Υ | Input; NoPull (Note 4) | Input; NoPull (Note 4) | High-Z, NoPull | Input, PD | Input, PD | Input; NoPull (Note 4) | BT_VDDO | | BT_PCM_IN | 1/0 | Υ | Input; NoPull (Note 4) | Input; NoPull (Note 4) | High-Z, NoPull | Input, PD | Input, PD | Input; NoPull (Note 4) | BT_VDDO | | BT_PCM_OUT | 1/0 | Υ | Input; NoPull (Note 4) | Input; NoPull (Note 4) | High-Z, NoPull | Input, PD | Input, PD | Input; NoPull (Note 4) | BT_VDDO | | BT_PCM_SYNC | 1/0 | Υ | Input; NoPull (Note 4) | Input; NoPull (Note 4) | High-Z, NoPull | Input, PD | Input, PD | Input; NoPull (Note 4) | BT_VDDO | | BT_I2S_WS | I/O | Υ | Input; NoPull (Note 5) | Input; NoPull (Note 5) | High-Z, NoPull | Input, PD | Input, PD | Input; NoPull (Note 5) | | | BT_I2S_CLK | 1/0 | Υ | Input; NoPull (Note 5) | Input; NoPull (Note 5) | High-Z, NoPull | Input, PD | Input, PD | Input; NoPull (Note 5) | BT_VDDO | | BT_I2S_DI | 1/0 | Υ | Input; NoPull (Note 5) | Input; NoPull (Note 5) | High-Z, NoPull | Input, PD | Input, PD | Input; NoPull (Note 5) | BT_VDDO | | BT_I2S_DO | I/O | Υ | Input; NoPull (Note 5) | Input; NoPull (Note 5) | High-Z, NoPull | Input, PD | Input, PD | Input; NoPull (Note 5) | BT_VDDO | Table 25. I/O States (Cont.) | Name | 1/0 | Keeper | Active Mode | Low Power State/<br>Sleep (All Power<br>Present) | Power-down<br>(BT_REG_ON and<br>WL_REG_ON Held<br>Low) | Out-of-Reset; Before<br>SW Download<br>(BT_REG_ON=1;<br>WL_REG_ON=1) | (WL_REG_ON=1 and<br>BT_REG_ON=0) and<br>VDDIOs Are Present | (WL_REG_ON=0 and<br>BT_REG_ON=1) and<br>VDDIOs Are Present | Power Rail | |--------------|-----|--------|-----------------------------------|--------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|------------| | JTAG_SEL | I | Y | PD | PD | PD | PD | PD | PD | WL_VDDIO | | WL_GPIO_0 | 1/0 | Y | PD | PD | NoPull | PD | PD | NoPull | WL_VDDIO | | WL_GPIO_1 | 1/0 | Y | NoPull | NoPull | NoPull | NoPull | NoPull | NoPull | WL_VDDIO | | WL_GPIO_2 | I/O | Υ | PU | PU | NoPull | PU | PU | PU | WL_VDDIO | | WL_GPIO_3 | I/O | Y | JTAG_SEL = 1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | NoPull | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | PU | WL_VDDIO | | WL_GPIO_4 | I/O | Y | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | NoPull | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | PU | WL_VDDIO | | WL_GPIO_5 | I/O | Υ | NoPull | NoPull | NoPull | NoPull | NoPull | NoPull | WL_VDDIO | | WL_GPIO_6 | I/O | Υ | PU | PU | NoPull | PU | PU | NoPull | WL_VDDIO | | WL_GPIO_7 | I/O | Υ | PU | PU | NoPull | PU | PU | NoPull | WL_VDDIO | | WL_GPIO_8 | 1/0 | Υ | PU | PU | NoPull | PU | PU | PU | WL_VDDIO | | WL_GPIO_9 | ı | Υ | NoPull | NoPull | NoPull | NoPull | NoPull | NoPull | WL_VDDIO | | WL_GPIO_10 | ı | Υ | NoPull | NoPull | NoPull | NoPull | NoPull | NoPull | WL_VDDIO | | WL_GPIO_11 | 0 | Υ | PD | PD | PD | PD | PD | PD | WL_VDDIO | | WL_GPIO_12 | I/O | Y | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | jtag_sel=1 PU;<br>jtag_sel=0 PD | PD | WL_VDDIO | | WL_GPIO_13 | I/O | Υ | PD | PD | NoPull | PD | PD | PD | WL_VDDIO | | WL_GPIO_14 | 0 | Υ | NoPull | NoPull | NoPull | NoPull | NoPull | NoPull | WL_VDDIO | | WL_GPIO_15 | I | Υ | NoPull | NoPull | NoPull | NoPull | NoPull | NoPull | WL_VDDIO | | RF_SW_CTRL_X | 0 | N | Output; no pulls | Output; no pulls | High-Z | Output; no pulls | Output; no pulls | Output; no pulls | VDDIO_RF | ### Table 25. I/O States (Cont.) | | | | | | Power-down | Out-of-Reset; Before | | | | |------|-----|--------|-------------|------------------|----------------|----------------------|--------------------|--------------------|------------| | | | | | Low Power State/ | (BT_REG_ON and | SW Download | (WL_REG_ON=1 and | (WL_REG_ON=0 and | | | | | | | Sleep (All Power | WL_REG_ON Held | (BT_REG_ON=1; | BT_REG_ON=0) and | BT_REG_ON=1) and | | | Name | 1/0 | Keeper | Active Mode | Present) | Low) | WL_REG_ON=1) | VDDIOs Are Present | VDDIOs Are Present | Power Rail | # Note: - 1. Keeper column: N=pad has no keeper. Y=pad has a keeper. Keeper is always active except in Power-down state. - 2. If there is no keeper, and it is an input and there is Nopull, then the pad should be driven to prevent leakage due to floating pad (e.g., SDIO\_CLK). - **3.** In the Power-down state (xx\_REG\_ON=0): High-Z; NoPull => the pad is disabled because power is not supplied. - 4. Depending on whether the PCM interface is enabled and the configuration of PCM is in master or slave mode, it can be either output or input. - 5. Depending on whether the I<sup>2</sup>S interface is enabled and the configuration of I<sup>2</sup>S is in master or slave mode, it can be either output or input. - **6.** GPIO 6, 7, 8, and 13 are input-only during the Low-Power and Deep-Sleep modes. - 7. GPIO\_0 through GPIO\_5 and GPIO\_12 can be configured to operate as inputs or outputs in Deep-Sleep mode before entering the mode. - 8. The GPIO pull states for the Active and Low-Power states are hardware defaults. They can all be subsequently programmed as pull-ups or pull-downs. - 9. Regarding GPIO pins, the following are the pull-up and pull-down values for both 3.3V and 1.8V VDDIO: | | Minimum ( $kΩ$ ) | Typical ( $k\Omega$ ) | Maximum ( $kΩ$ ) | | |-------------------------|------------------|-----------------------|------------------|--| | 3.3V VDDIO, Pull-downs: | 51.5 | 44.5 | 38 | | | 3.3V VDDIO, Pull-ups: | 37.4 | 39.5 | 44.5 | | | 1.8V VDDIO, Pull-downs: | 64 | 83 | 116 | | | 1.8V VDDIO, Pull-ups: | 65 | 86 | 118 | | # 14. DC Characteristics **Note:** Values in this data sheet are design goals and are subject to change based on the results of device characterization. # 14.1 Absolute Maximum Ratings **Caution!** The absolute maximum ratings in Table 26 indicate levels where permanent damage to the device can occur, even if these limits are exceeded for only a brief duration. Functional operation is not guaranteed under these conditions. Operation at absolute maximum conditions for extended periods can adversely affect long-term reliability of the device. **Table 26. Absolute Maximum Ratings** | Rating | Symbol | Value | Unit | |-------------------------------------------------|-------------------------|---------------|------| | DC supply for VBAT and PA driver supply: | VBAT | -0.5 to +6.0 | V | | DC supply voltage for digital I/O | VDDIO | -0.5 to 3.9 | V | | DC supply voltage for RF switch I/Os | VDDIO_RF | -0.5 to 3.9 | V | | DC input supply voltage for CLDO and LNLDO1 | - | -0.5 to 1.575 | V | | DC supply voltage for RF analog | VDDRF | -0.5 to 1.32 | V | | DC supply voltage for core | VDDC | -0.5 to 1.32 | V | | WRF_TCXO_VDD, LPO_IN | - | -0.5 to 3.63 | V | | Maximum undershoot voltage for I/O <sup>a</sup> | V <sub>undershoot</sub> | -0.5 | V | | Maximum overshoot voltage for I/O <sup>a</sup> | V <sub>overshoot</sub> | VDDIO + 0.5 | V | | Maximum Junction Temperature | T <sub>j</sub> | 125 | °C | a. Duration not to exceed 25% of the duty cycle. # 14.2 Environmental Ratings The environmental ratings are shown in Table 27. Table 27. Environmental Ratings | Characteristic | Value | Units | Conditions/Comments | |---------------------------------------|--------------|-------|-----------------------------------| | Ambient Temperature (T <sub>A</sub> ) | -30 to +85 | °C | Functional operation <sup>a</sup> | | Storage Temperature | -40 to +125 | °C | - | | Relative Humidity | Less than 60 | % | Storage | | | Less than 85 | % | Operation | a. Functionality is guaranteed but specifications require derating at extreme temperatures; see the specification tables for details. # 14.3 Electrostatic Discharge Specifications Extreme caution must be exercised to prevent electrostatic discharge (ESD) damage. Proper use of wrist and heel grounding straps to discharge static electricity is required when handling these devices. Always store unused material in its antistatic packaging. Document Number: 002-14948 Rev. \*D Page 72 of 109 Table 28. ESD Specifications | Pin Type | Symbol | Condition | ESD F | Unit | | |----------------------------------------------------------------------------|--------------|------------------------------------------------------------------|---------|--------------------|---| | Fill Type | Symbol | Condition | | WLBGA | | | ESD, Handling<br>Reference: NQY00083,<br>Section 3.4, Group D9,<br>Table B | ESD_HAND_HBM | Human body model contact discharge per JEDEC EID/JESD22-A114 | ±1.5 kV | ±1 kV | V | | CDM | ESD_HAND_CDM | Charged device model contact discharge per JEDEC EIA/JESD22-C101 | ±500V | ±500V <sup>a</sup> | V | a. Excludes WRF\_RFOUT pin, which is ±250V. ## 14.4 Recommended Operating Conditions and DC Characteristics **Caution!** Functional operation is not guaranteed outside of the limits shown in Table 29 and operation outside these limits for extended periods can adversely affect long-term reliability of the device. **Table 29. Recommended Operating Conditions and DC Characteristics** | Parameter | Symbol | | Value | | Unit | |-----------------------------------------|-------------------------|----------------------------|---------|---------------------|-------| | Farameter | Symbol | Minimum | Typical | Maximum | Ullit | | DC supply voltage for VBAT | VBAT | 2.3 <sup>a</sup> | _ | 4.8 <sup>b</sup> | V | | DC supply voltage for core | VDD | 1.14 | 1.2 | 1.26 | V | | DC supply voltage for RF blocks in chip | VDDRF | 1.14 | 1.2 | 1.26 | V | | DC supply voltage for TCXO input buffer | WRF_TCXO_VDD | 1.62 | 1.8 | 1.98 | V | | DC supply voltage for digital I/O | VDDIO, VDDIO_SD | 1.71 | - | 3.63 | V | | DC supply voltage for RF switch I/Os | VDDIO_RF | 3.13 | 3.3 | 3.46 | V | | External TSSI input | TSSI | 0.15 | _ | 0.95 | V | | Internal POR threshold | Vth_POR | 0.4 | _ | 0.7 | V | | | SDIO Interface I/O Pins | | | | | | For VDDIO_SD = 1.8V: | | | | | | | Input high voltage | VIH | 1.27 | _ | _ | V | | Input low voltage | VIL | _ | _ | 0.58 | V | | Output high voltage @ 2 mA | VOH | 1.40 | - | _ | V | | Output low voltage @ 2 mA | VOL | _ | - | 0.45 | V | | For VDDIO_SD = 3.3V: | · | | | | | | Input high voltage | VIH | 0.625 ×<br>VDDIO_SD_<br>SD | - | _ | V | | Input low voltage | VIL | _ | - | 0.25 ×<br>VDDIO_SD | V | | Output high voltage @ 2 mA | VOH | 0.75 ×<br>VDDIO_SD | _ | - | V | | Output low voltage @ 2 mA | VOL | _ | _ | 0.125 ×<br>VDDIO_SD | V | Document Number: 002-14948 Rev. \*D Page 73 of 109 Table 29. Recommended Operating Conditions and DC Characteristics (Cont.) | Parameter | Symbol | | Value | | Unit | |----------------------------|--------------------------|------------------|---------|--------------|------| | i didilicioi | Cymbol | Minimum | Typical | Maximum | Oint | | | Other Digital I/O Pins | | | | | | For VDDIO = 1.8V: | | | | | | | Input high voltage | VIH | 0.65 ×<br>VDDIO | - | _ | V | | Input low voltage | VIL | - | - | 0.35 × VDDIO | V | | Output high voltage @ 2 mA | VOH | VDDIO-0.45 | - | _ | V | | Output low voltage @ 2 mA | VOL | - | - | 0.45 | V | | For VDDIO = 3.3V: | | | | | | | Input high voltage | VIH | 2.00 | - | _ | V | | Input low voltage | VIL | - | - | 0.80 | V | | Output high voltage @ 2 mA | VOH | VDDIO – 0.4 | - | _ | V | | Output low voltage @ 2 mA | VOL | - | - | 0.40 | V | | RF Sw | vitch Control Output Pir | ıs <sup>c</sup> | | | | | For VDDIO_RF = 3.3V: | | | | | | | Output high voltage | VOH | VDDIO_RF-<br>0.4 | _ | _ | V | | Output low voltage | VOL | _ | _ | 0.40 | V | | Load capacitance | C_load | | | 5 | pF | a. The CYW4334W is functional across this range of voltages. Optimal RF performance specified in the data sheet, however, is guaranteed only for 3.0V < VBAT < 4.8V. b. The maximum continuous voltage is 4.8V. Voltages up to 5.5V for up to 10 seconds, cumulative duration, over the lifetime of the device are allowed. Voltages as high as 5.0V for up to 250 seconds, cumulative duration, over the lifetime of the device are allowed. c. Programmable 2 mA to 16 mA drive strength. Default is 10 mA. # 15. Bluetooth RF Specifications Note: Values in this data sheet are design goals and are subject to change based on the results of device characterization. Unless otherwise stated, limit values apply for the conditions specified in Table 27: "Environmental Ratings," on page 72 and Table 29: "Recommended Operating Conditions and DC Characteristics," on page 73. Typical values apply to the following conditions: - VBAT = 3.6V - Ambient temperature +25°C BCM4334W RF Switch (0.5 dB insertion loss) WLAN Tx Filter WLAN/BT Rx Antenna Port RF Port Chip Port Figure 35. RF Port Location for Bluetooth Testing Note: All Bluetooth specifications are measured at the Chip port unless otherwise specified. Table 30. Bluetooth Receiver RF Specifications | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |--------------------------------------------|---------------------------------|--------------------|-----------------|---------------|------| | <b>Note:</b> The specifications in this ta | ble are measured at the Chip p | ort output u | nless otherwi | se specified. | | | | General | | | | | | Frequency range | - | 2402 | _ | 2480 | MHz | | RX sensitivity | GFSK, 0.1% BER, 1 Mbps | _ | -93.5 | _ | dBm | | | π/4-DQPSK, 0.01% BER,<br>2 Mbps | _ | <b>-95.5</b> | _ | dBm | | | 8-DPSK, 0.01% BER, 3 Mbps | _ | -89.5 | _ | dBm | | Input IP3 | 1 | -16 | ı | _ | dBm | | Maximum input at antenna | - | _ | _ | -20 | dBm | | | Interference Perform | mance <sup>a</sup> | | | | | C/I co-channel | GFSK, 0.1% BER | _ | 8 | _ | dB | | C/I 1-MHz adjacent channel | GFSK, 0.1% BER | _ | <b>–</b> 7 | _ | dB | | C/I 2-MHz adjacent channel | GFSK, 0.1% BER | _ | -38 | _ | dB | | C/I ≥ 3-MHz adjacent channel | GFSK, 0.1% BER | _ | <b>–</b> 56 | _ | dB | | C/I image channel | GFSK, 0.1% BER | _ | <del>-</del> 31 | _ | dB | | C/I 1-MHz adjacent to image channel | GFSK, 0.1% BER | _ | <del>-4</del> 6 | _ | dB | | C/I co-channel | π/4-DQPSK, 0.1% BER | _ | 9 | _ | dB | | C/I 1-MHz adjacent channel | π/4-DQPSK, 0.1% BER | _ | -11 | _ | dB | | C/I 2-MHz adjacent channel | π/4-DQPSK, 0.1% BER | _ | -39 | _ | dB | | C/I ≥ 3-MHz adjacent channel | π/4-DQPSK, 0.1% BER | _ | <b>–</b> 55 | _ | dB | | C/I image channel | π/4-DQPSK, 0.1% BER | _ | -23 | _ | dB | | C/I 1-MHz adjacent to image channel | $\pi$ /4-DQPSK, 0.1% BER | _ | -43 | _ | dB | | C/I co-channel | 8-DPSK, 0.1% BER | _ | 17 | _ | dB | | C/I 1 MHz adjacent channel | 8-DPSK, 0.1% BER | _ | -4 | _ | dB | | C/I 2 MHz adjacent channel | 8-DPSK, 0.1% BER | _ | -37 | _ | dB | | C/I ≥ 3-MHz adjacent channel | 8-DPSK, 0.1% BER | _ | <b>–</b> 53 | _ | dB | | C/I Image channel | 8-DPSK, 0.1% BER | _ | -16 | _ | dB | | C/I 1-MHz adjacent to image channel | 8-DPSK, 0.1% BER | _ | -37 | _ | dB | | | Out-of-Band Blocking Perf | ormance (CW) | | | | | 30–2000 MHz | 0.1% BER | _ | -10.0 | _ | dBm | | 2000–2399 MHz | 0.1% BER | _ | <b>–27</b> | _ | dBm | | 2498–3000 MHz | 0.1% BER | _ | -27 | _ | dBm | | 3000 MHz-12.75 GHz | 0.1% BER | _ | -10.0 | _ | dBm | | Out | of-Band Blocking Performance, N | Modulated Inter | ferer (LTE) | | | | | GFSK (1 Mbps | s) <sup>b</sup> | | | | | 2310Mhz | LTE band40 TDD 20M BW | - | -23.8 | _ | dBm | | 2330MHz | LTE band40 TDD 20M BW | _ | -24.2 | _ | dBm | | 2350MHz | LTE band40 TDD 20M BW | _ | -25.7 | _ | dBm | | 2370MHz | LTE band40 TDD 20M BW | _ | -28.4 | _ | dBm | | 2510MHz | LTE band7 FDD 20M BW | _ | -26.6 | _ | dBm | | 2530MHz | LTE band7 FDD 20M BW | _ | -22.8 | _ | dBm | | ZOOUNII IZ | | -22.0 | i - I | ubii | | Table 30. Bluetooth Receiver RF Specifications (Cont.) | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |---------------|--------------------------------|-------------------|---------------|---------|------| | 2550MHz | LTE band7 FDD 20M BW | _ | -22.3 | _ | dBm | | 2570MHz | LTE band7 FDD 20M BW | _ | -21.4 | _ | dBm | | | π/4 DPSK (2 M | bps) <sup>b</sup> | | | | | 2310Mhz | LTE band40 TDD 20M BW | _ | -22.2 | _ | dBm | | 2330MHz | LTE band40 TDD 20M BW | _ | -24.5 | _ | dBm | | 2350MHz | LTE band40 TDD 20M BW | _ | -25.4 | _ | dBm | | 2370MHz | LTE band40 TDD 20M BW | _ | -27.5 | _ | dBm | | 2510MHz | LTE band7 FDD 20M BW | _ | -25.3 | _ | dBm | | 2530MHz | LTE band7 FDD 20M BW | _ | -24.7 | _ | dBm | | 2550MHz | LTE band7 FDD 20M BW | _ | -21.9 | _ | dBm | | 2570MHz | LTE band7 FDD 20M BW | _ | -21.1 | _ | dBm | | | 8DPSK (3 Mbp | os) <sup>b</sup> | | | | | 2310Mhz | LTE band40 TDD 20M BW | _ | -22.9 | _ | dBm | | 2330MHz | LTE band40 TDD 20M BW | _ | -24.2 | _ | dBm | | 2350MHz | LTE band40 TDD 20M BW | _ | -25.6 | _ | dBm | | 2370MHz | LTE band40 TDD 20M BW | _ | -27.3 | _ | dBm | | 2510MHz | LTE band7 FDD 20M BW | _ | -25.6 | _ | dBm | | 2530MHz | LTE band7 FDD 20M BW | _ | -22.8 | _ | dBm | | 2550MHz | LTE band7 FDD 20M BW | _ | -21.9 | _ | dBm | | 2570MHz | LTE band7 FDD 20M BW | _ | -21.4 | _ | dBm | | Out-of | -Band Blocking Performance, Mo | odulated Interfe | erer (Non-LTE | ) | | | | GFSK (1 Mbp | s) <sup>b</sup> | | | | | 698–716 MHz | WCDMA | _ | -7.0 | _ | dBm | | 776–849 MHz | WCDMA | _ | -7.6 | _ | dBm | | 824–849 MHz | GSM850 | _ | -7.9 | _ | dBm | | 824-849 MHz | WCDMA | _ | -7.9 | _ | dBm | | 880–915 MHz | E-GSM | _ | -7.8 | _ | dBm | | 880–915 MHz | WCDMA | _ | -7.7 | _ | dBm | | 1710–1785 MHz | GSM1800 | _ | -12.7 | _ | dBm | | 1710–1785 MHz | WCDMA | _ | -11.9 | _ | dBm | | 1850–1910 MHz | GSM1900 | _ | -12.5 | _ | dBm | | 1850–1910 MHz | WCDMA | _ | -11.6 | _ | dBm | | 1880–1920 MHz | TD-SCDMA | _ | -11.5 | - | dBm | | 1920–1980 MHz | WCDMA | _ | -11.3 | _ | dBm | | 2010–2025 MHz | TD-SCDMA | _ | -13.8 | _ | dBm | | 2500–2570 MHz | WCDMA | _ | -26.1 | - | dBm | | | л/4 DPSK (2 M | bps) <sup>b</sup> | | ı | | | 698–716 MHz | WCDMA | _ | -6.9 | _ | dBm | | 776–794 MHz | WCDMA | _ | -7.6 | _ | dBm | | 824-849 MHz | GSM850 | _ | -8.0 | _ | dBm | Table 30. Bluetooth Receiver RF Specifications (Cont.) | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |---------------|---------------|------------------|----------------------|-----------------|------------------| | 824–849 MHz | WCDMA | _ | <b>-</b> 7.9 | _ | dBm | | 880–915 MHz | E-GSM | <del> </del> | -7.7 | _ | dBm | | 880–915 MHz | WCDMA | _ | -7.8 | _ | dBm | | 1710–1785 MHz | GSM1800 | _ | -12.7 | - | dBm | | 1710–1785 MHz | WCDMA | _ | -11.9 | _ | dBm | | 1850–1910 MHz | GSM1900 | _ | -12.4 | - | dBm | | 1850–1910 MHz | WCDMA | _ | -11.6 | - | dBm | | 1880–1920 MHz | TD-SCDMA | _ | -12.0 | - | dBm | | 1920–1980 MHz | WCDMA | _ | -11.2 | - | dBm | | 2010–2025 MHz | TD-SCDMA | _ | -14.1 | - | dBm | | 2500–2570 MHz | WCDMA | _ | -25.1 | _ | dBm | | | 8DPSK (3 Mb | ps) <sup>b</sup> | | • | | | 698-716 MHz | WCDMA | _ | -8.1 | _ | dBm | | 776-794 MHz | WCDMA | _ | -8.1 | _ | dBm | | 824-849 MHz | GSM850 | _ | -8.0 | _ | dBm | | 824-849 MHz | WCDMA | _ | -8.0 | _ | dBm | | 880-915 MHz | E-GSM | _ | -8.0 | _ | dBm | | 880-915 MHz | WCDMA | _ | -7.9 | _ | dBm | | 1710-1785 MHz | GSM1800 | _ | -12.9 | _ | dBm | | 1710-1785 MHz | WCDMA | _ | -11.4 | _ | dBm | | 1850-1910 MHz | GSM1900 | _ | -10.8 | _ | dBm | | 1850-1910 MHz | WCDMA | _ | -9.7 | _ | dBm | | 1880-1920 MHz | TD-SCDMA | _ | -11.0 | _ | dBm | | 1920-1980 MHz | WCDMA | _ | -9.2 | _ | dBm | | 2010-2025 MHz | TD-SCDMA | _ | -13.6 | _ | dBm | | 2500-2570 MHz | WCDMA | _ | -25.2 | _ | dBm | | | Rx LO Leaka | ige | | T | | | 2.4 GHz band | _ | _ | -90.0 | -80.0 | dBm | | | Spurious Emis | sions | | | | | 30 MHz- | | <del> -</del> | -95<br>-70 | -62 | dBm | | 1-12.79 | | _ | –70<br>–147 | <del>-4</del> 7 | dBm | | 925–960 | | | -14 <i>7</i><br>-147 | _ | dBm/Hz<br>dBm/Hz | | 1805–188 | | | -147<br>-147 | _ | dBm/Hz | | 1930–199 | | _ | -147<br>-147 | _ | dBm/Hz | | 2110–217 | | _ | -147 | _ | dBm/Hz | | | | 1 | | I . | 1 | a. The maximum value represents the actual Bluetooth specification required for Bluetooth qualification as defined in the version 4.0 specification. b. Bluetooth reference level is taken at the 3dB Rx desense on each of the modulation schemes. **Note:** Unless otherwise specified, the specifications in Table 31: "Bluetooth Transmitter Rf Specifications," on page 79 are measured at the chip output port and output power specifications are with the temperature correction algorithm and TSSI enabled. **Table 31. Bluetooth Transmitter Rf Specifications** | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | |-----------------------------------------|-------------------------------------------------------------------|---------|---------|--------------------------|--------|--|--|--|--| | General | | | | | | | | | | | Frequency range | - | 2402 | _ | 2480 | MHz | | | | | | Basic rate (GFSK) Tx power at Bluetooth | - | 11.0 | 13.0 | _ | dBm | | | | | | QPSK Tx Power at Bluetooth | - | 8.0 | 10.0 | _ | dBm | | | | | | 8PSK Tx Power at Bluetooth | _ | 8.0 | 10.0 | _ | dBm | | | | | | Power control step | _ | 2 | 4 | 6 | dB | | | | | | | GFSK In-Band Spurious Emis | sions | | | | | | | | | –20 dBc BW | - | _ | .93 | 1 | MHz | | | | | | | EDR In-Band Spurious Emiss | ions | | | | | | | | | 1.0 MHz < M – N < 1.5 MHz | M – N = the frequency range for which | _ | -38 | -26.0 | dBc | | | | | | 1.5 MHz < M – N < 2.5 MHz | the spurious emission is measured relative to the transmit center | _ | -31 | -20.0 | dBm | | | | | | $ M - N \ge 2.5 \text{ MHz}^a$ | frequency. | _ | -43 | -40.0 | dBm | | | | | | | Out-of-Band Spurious Emiss | ions | | | | | | | | | 30 MHz to 1 GHz | - | _ | _ | –36.0 <sup>b, c</sup> | dBm | | | | | | 1 GHz to 12.75 GHz | - | _ | _ | -30.0 <sup>c, d, e</sup> | dBm | | | | | | 1.8 GHz to 1.9 GHz | - | _ | - | -47.0 | dBm | | | | | | 5.15 GHz to 5.3 GHz | - | _ | _ | <del>-4</del> 7.0 | dBm | | | | | | | GPS Band Spurious Emission | ons | | | | | | | | | Spurious emissions | - | _ | -103 | _ | dBm | | | | | | | Out-of-Band Noise Floor | | | | | | | | | | 65-108 MHz | FM Rx | _ | -147 | _ | dBm/Hz | | | | | | 776-794 MHz | CDMA2000 | _ | -147 | _ | dBm/Hz | | | | | | 869-960 MHz | cdmaOne, GSM850 | _ | -147 | _ | dBm/Hz | | | | | | 925-960 MHz | E-GSM | _ | -147 | _ | dBm/Hz | | | | | | 1570-1580 MHz | GPS | _ | -146 | _ | dBm/Hz | | | | | | 1805-1880 MHz | GSM1800 | _ | -145 | _ | dBm/Hz | | | | | | 1930-1990 MHz | GSM1900, cdmaOne, WCDMA | _ | -144 | _ | dBm/Hz | | | | | | 2110-2170 MHz | WCDMA | ı | -141 | _ | dBm/Hz | | | | | - a. Typically measured at an offset of $\pm 3$ MHz. - b. The maximum value represents the value required for Bluetooth qualification as defined in the v4.0 specification. - c. The spurious emissions during Idle mode are the same as specified in Table 31 on page 79. - d. Specified at the Bluetooth Antenna port. - e. Meets this specification using a front-end band-pass filter. - f. Transmitted power in cellular and FM bands at the Bluetooth antenna port. See Figure 35 on page 75 for location of the port. **Table 32. Local Oscillator Performance** | Parameter | Minimum | Typical | Maximum | Unit | | | | | | | |-------------------------------------------|---------|---------|---------|-----------|--|--|--|--|--|--| | LO Performance | | | | | | | | | | | | Lock time | _ | 72 | _ | μs | | | | | | | | Initial carrier frequency tolerance | _ | ±25 | ±75 | kHz | | | | | | | | Frequency | Drift | | | | | | | | | | | DH1 packet | _ | ±8 | ±25 | kHz | | | | | | | | DH3 packet | _ | ±8 | ±40 | kHz | | | | | | | | DH5 packet | _ | ±8 | ±40 | kHz | | | | | | | | Drift rate | _ | 5 | 20 | kHz/50 μs | | | | | | | | Frequency De | viation | | | | | | | | | | | 00001111 sequence in payload <sup>a</sup> | 140 | 155 | 175 | kHz | | | | | | | | 10101010 sequence in payload <sup>b</sup> | 115 | 140 | _ | kHz | | | | | | | | Channel spacing | _ | 1 | _ | MHz | | | | | | | - a. This pattern represents an average deviation in payload. - b. Pattern represents the maximum deviation in payload for 99.9% of all frequency deviations. Table 33. BLE RF Specifications | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |-------------------------------------|------------------------|---------|---------|---------|------| | Frequency range | _ | 2402 | | 2480 | MHz | | Rx sense <sup>a</sup> | GFSK, 0.1% BER, 1 Mbps | _ | -95.5 | _ | dBm | | Tx power <sup>b</sup> | - | 11 | 13 | _ | dBm | | Mod Char: delta f1 average | _ | 225 | 255 | 275 | kHz | | Mod Char: delta f2 max <sup>c</sup> | _ | 99.9 | _ | _ | % | | Mod Char: ratio | _ | 0.8 | 0.95 | _ | % | - a. The Bluetooth tester is set so that Dirty Tx is on. - b. The BLE Tx power cannot exceed the 10 dBm EIRP specification limit. The front-end losses and antenna gain/loss must be factored in so as not to exceed the limit. - c. At least 99.9% of all delta F2 max frequency values recorded over 10 packets must be greater than 185 kHz. Document Number: 002-14948 Rev. \*D Page 80 of 109 # 16. WLAN RF Specifications #### 16.1 Introduction This section describes the RF characteristics of the integrated single-band direct conversion radio that supports the 2.4 GHz band. **Note:** Values in this data sheet are design goals and are subject to change based on the results of device characterization. Unless otherwise stated, limit values apply for the conditions specified inTable 27: "Environmental Ratings," on page 72 and Table 29: "Recommended Operating Conditions and DC Characteristics," on page 73. Typical values apply for the following conditions: - VBAT = 3.6V - Ambient temperature +25°C **Note:** All WLAN specifications are measured at the chip port, unless otherwise specified. Figure 36. Port Locations #### 16.2 2.4 GHz Band General RF Specifications Table 34. 2.4 GHz Band General RF Specifications | Item | Condition | Minimum | Typical | Maximum | Unit | |-----------------------------------|------------------------|---------|---------|---------|------| | Tx/Rx switch time | Including TX ramp down | _ | ı | 5 | μs | | Rx/Tx switch time | Including TX ramp up | - | _ | 2 | μs | | Power-up and power-down ramp time | DSSS/CCK modulations | - | ı | < 2 | μs | #### 16.3 WLAN 2.4 GHz Receiver Performance Specifications Note: The specifications in Table 35 are measured at the chip port, unless otherwise specified. Table 35. WLAN 2.4 GHz Receiver Performance Specifications | Parameter | Condition/Notes | Minimum | Typical | Maximum | Unit | |----------------------------------------------------------------------|------------------------------------------|---------------|------------|---------|------| | Frequency range | - | 2400 | _ | 2500 | MHz | | RX sensitivity | 1 Mbps DSSS | _ | -98.9 | _ | dBm | | (8% PER for 1024 octet PSDU) <sup>a</sup> | 2 Mbps DSSS | _ | -95.9 | _ | dBm | | | 5.5 Mbps DSSS | _ | -93.5 | _ | dBm | | | 11 Mbps DSSS | _ | -91.7 | _ | dBm | | RX sensitivity | 6 Mbps OFDM | _ | -93.7 | _ | dBm | | (10% PER for 1024 octet | 9 Mbps OFDM | _ | -92.4 | _ | dBm | | PSDU) <sup>a</sup> | 12 Mbps OFDM | _ | -90 | _ | dBm | | | 18 Mbps OFDM | _ | -88.4 | _ | dBm | | | 24 Mbps OFDM | _ | -85.4 | _ | dBm | | | 36 Mbps OFDM | _ | -82.7 | _ | dBm | | | 48 Mbps OFDM | _ | -79.3 | _ | dBm | | | 54 Mbps OFDM | _ | -78.1 | _ | dBm | | RX sensitivity | 20 MHz channel spacing for all MCS rates | (GF) | | | | | (10% PER for 4096 octet PSDU) <sup>a,b.</sup> Defined for default | MCS0 | _ | -93.6 | _ | dBm | | parameters: GF, 800 ns GI, and | MCS 1 | _ | -90.6 | _ | dBm | | non-STBC. | MCS 2 | _ | -88.3 | _ | dBm | | | MCS 3 | _ | -85.7 | _ | dBm | | | MCS 4 | _ | -83 | _ | dBm | | | MCS 5 | _ | -79.4 | _ | dBm | | | MCS 6 | _ | -77.9 | _ | dBm | | | MCS 7 | _ | -76 | _ | dBm | | RX sensitivity | 40 MHz channel spacing for all MCS rates | (GF) | | | | | (10% PER for 4096 octet<br>PSDU) <sup>a,b.</sup> Defined for default | MCS 0 | _ | -92 | _ | dBm | | parameters: GF, 800 ns GI, and | MCS 1 | _ | -88.5 | _ | dBm | | non-STBC. | MCS 2 | _ | -86.5 | _ | dBm | | | MCS 3 | _ | -84 | _ | dBm | | | MCS 4 | _ | -81 | _ | dBm | | | MCS 5 | _ | -76 | _ | dBm | | | MCS 6 | _ | -74.5 | _ | dBm | | | MCS 7 | _ | -73 | _ | dBm | | RX sensitivity | 20 MHz channel spacing for | all MCS rates | (Mixed mod | le) | | | (10% PER for 4096 octet<br>PSDU) <sup>a,c.</sup> Defined for default | MCS0 | _ | -93.0 | _ | dBm | | parameters: Mixed mode, 800 | MCS 1 | _ | -89.9 | _ | dBm | | ns GI, and | MCS 2 | - | -87.5 | _ | dBm | | non-STBC. | MCS 3 | _ | -84.8 | _ | dBm | | | MCS 4 | - | -81.9 | _ | dBm | | | MCS 5 | - | -78.2 | _ | dBm | | | MCS 6 | - | -76.6 | _ | dBm | | | MCS 7 | - | -74.6 | _ | dBm | Table 35. WLAN 2.4 GHz Receiver Performance Specifications (Cont.) | Parameter | Condition | n/Notes | Minimum | Typical | Maximum | Unit | |---------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------------------------------|---------|---------------|---------|------| | RX sensitivity | 40 MHz channel spacing for all MCS rates (Mixed mode) | | | | | | | (10% PER for 4096 octet | MCS | | _ | -91.0 | _ | dBm | | PSDU) <sup>a,b.</sup> Defined for default parameters: Mixed mode, 800 | MCS | 3 1 | _ | -87.4 | _ | dBm | | ns GI, and | MCS | S 2 | _ | -85.2 | _ | dBm | | non-STBC. | MCS | S 3 | _ | -82.6 | _ | dBm | | | MCS | S 4 | _ | -79.4 | _ | dBm | | | MCS | S 5 | _ | -74.3 | _ | dBm | | | MCS | S 6 | _ | -72.6 | _ | dBm | | | MCS | S 7 | _ | -71.0 | _ | dBm | | Blocking level for 1dB Rx sensi- | 776–794 MHz | CDMA2000 | -20 | _ | _ | dBm | | tivity degradation (without external filtering) <sup>d</sup> | 824–849 MHz <sup>e</sup> | cdmaOne | -24.5 | _ | _ | dBm | | external lillering)* | 824–849 MHz | GSM850 | -20 | _ | _ | dBm | | | 880–915 MHz | E-GSM | -18 | _ | _ | dBm | | | 1710–1785 MHz | GSM1800 | -20 | _ | _ | dBm | | | 1850–1910 MHz | GSM1800 | -22 | _ | _ | dBm | | | 1850–1910 MHz | cdmaOne | -32 | _ | _ | dBm | | | 1850–1910 MHz | WCDMA | -29 | _ | _ | dBm | | | 1920–1980 MHz | WCDMA | -32 | _ | _ | dBm | | In-band static CW jammer immunity (fc – 8 MHz < fcw < + 8 MHz) | Rx PER < 1%, 5<br>1000 octet<br>(RxSens + 23 dB < Rxle | PSDU for: | -80 | _ | _ | dBm | | Input In-Band IP3 <sup>a</sup> | ` | · · · · · · · · · · · · · · · · · · · | _ | -15.5 | _ | dBm | | input in-band ii 3 | Maximum LNA gain Minimum LNA gain | | | -13.5<br>-1.5 | _ | dBm | | Maximum Receive Level | @ 1, 2 Mbps (8% F | <u> </u> | -3.5 | - | _ | dBm | | @ 2.4 GHz | @ 5.5, 11 Mbps (8% | | -9.5 | _ | _ | dBm | | | @ 6–54 Mbps (10% | | -19.5 | _ | _ | dBm | | | @ MCS0-7 rates (10° | <u> </u> | -19.5 | _ | _ | dBm | | LPF 3 dB Bandwidth | <u></u> | , , , , , , , , , , , , , , , , , , , , | 9 | _ | 10 | MHz | | Adjacent channel rejection- | | Desired and interferin | | Hz apart | | | | DSSS | 1 Mbps DSSS | –74 dBm | 35 | _ | I _ | dB | | (Difference between interfering | 2 Mbps DSSS | –74 dBm | 35 | _ | _ | dB | | and desired signal at 8% PER for 1024 octet PSDU with | | Desired and interferin | | Hz apart | ı | | | desired signal level as specified | 5.5 Mbps DSSS | –70 dBm | 35 | _ | _ | dB | | in Condition/Notes) | 11 Mbps DSSS | –70 dBm | 35 | _ | _ | dB | | Adjacent channel rejection- | 6 Mbps OFDM | –79 dBm | 16 | _ | _ | dB | | OFDM | 9 Mbps OFDM | –78 dBm | 15 | _ | _ | dB | | (Difference between interfering and desired signal (25 MHz apart) at 10% PER for 1024 | 12 Mbps OFDM | –76 dBm | 13 | _ | _ | dB | | | 18 Mbps OFDM | –74 dBm | 11 | _ | _ | dB | | octet PSDU with desired signal | 24 Mbps OFDM | –71 dBm | 8 | _ | _ | dB | | level as specified in Condition/<br>Notes) | 36 Mbps OFDM | –67 dBm | 4 | _ | _ | dB | | 110.00) | 48 Mbps OFDM | –63 dBm | 0 | _ | _ | dB | | | 54 Mbps OFDM | –62 dBm | -1 | _ | _ | dB | Table 35. WLAN 2.4 GHz Receiver Performance Specifications (Cont.) | Parameter | Condition | n/Notes | Minimum | Typical | Maximum | Unit | |-----------------------------------------------------------|-------------------------------|---------------------------------------------|---------|---------|---------|------| | Adjacent channel rejection | MCS7 | –61 dBm | -2 | - | _ | dB | | MCS0-7 (Difference between interfering and desired signal | MCS6 | –62 dBm | -1 | - | _ | dB | | (25 MHz apart) at 10% PER for | MCS5 | –63 dBm | 0 | - | _ | dB | | 4096 octet PSDU with desired | MCS4 | –67 dBm | 4 | - | _ | dB | | signal level as specified in Condition/Notes) | MCS3 | –71 dBm | 8 | - | _ | dB | | Condition/Notes) | MCS2 | –74 dBm | 11 | - | _ | dB | | | MCS1 | –76 dBm | 13 | - | _ | dB | | | MCS0 | –79 dBm | 16 | - | _ | dB | | Maximum receiver gain | - | _ | _ | 105 | _ | dB | | Gain control step | - | _ | _ | 3 | _ | dB | | RSSI accuracy <sup>f</sup> | Range –98 dBı | m to -30 dBm | -5 | - | 5 | dB | | | Range above –30 dBm | | -8 | - | 8 | dB | | Return loss | $Z_0 = 50\Omega$ , across the | $Z_0 = 50\Omega$ , across the dynamic range | | 10 | _ | dB | | Receiver cascaded NF | At maxim | um gain | _ | 3.5 | - | | - a. Derate by 1.5 dB for -30 °C to -10°C and 55°C to 85°C. - b. Sensitivity degradations for alternate settings in MCS modes. MM: 0.5 dB drop, SGI: 2 dB drop, and STBC: 0.75 dB drop. - c. Sensitivity degradations for alternate settings in MCS modes. MM: 0.5 dB drop, SGI: 2 dB drop, and STBC: 0.75 dB drop. - d. The cellular standard listed for each band indicates the type of modulation used to generate the interfering signal in that band for the purpose of this test. It is not intended to indicate any specific usage of each band in any specific country. - e. The blocking levels are valid for channels 1 to 11. (For higher channels, the performance may be lower due to third harmonic signals (3 × 824 MHz) falling within band.) - f. The minimum and maximum values shown have a 95% confidence level. Document Number: 002-14948 Rev. \*D Page 84 of 109 # 16.4 WLAN 2.4 GHz Transmitter Performance Specifications **Note:** The specifications in Table 36 are measured at the chip port output, unless otherwise specified. Table 36. WLAN 2.4 GHz Transmitter Performance Specifications | Parameter | Condition/ | Notes | Minimum | Typical | Maximum | Unit | |-------------------------------------------------------------|------------------------------------|---------------------------|---------|-----------------|---------|-----------| | Frequency range | _ | | 2400 | _ | 2500 | MHz | | Transmitted power in cellular | 76-108 MHz | FM Rx | - | -171 | - | dBm/Hz | | and FM bands (at -5 dBm, 90% duty cycle, OFDM) <sup>a</sup> | 776-794 MHz | _ | ı | -171 | _ | dBm/Hz | | 30 % duty cycle, or bivi) | 869-960 MHz | cdmaOne,<br>GSM850 | ı | <b>–171</b> | _ | dBm/Hz | | | 925-960 MHz | E-GSM | - | -171 | - | dBm/Hz | | | 1570-1580 MHz | GPS | - | -170 | - | dBm/Hz | | | 1805–1880 MHz | GSM, WCDMA,<br>LTE | _ | -165 | _ | dBm/Hz | | | 1930-1990 MHz | GSM, WCDMA,<br>LTE | _ | -162 | _ | dBm/Hz | | | 2110-2170 MHz | WCDMA, LTE | _ | -155 | _ | dBm/Hz | | Harmonic level | 4.8-5.0 GHz | 2nd harmonic | - | <del>-4</del> 1 | - | dBm/1 MHz | | (–5 dBm output power; 100% duty cycle) | 7.2–7.5 GHz | 3rd harmonic | 1 | -69.5 | - | dBm/1 MHz | | OFDM EVM <sup>b</sup> | OFDM, BPSK | 0 dBm | -29 | <b>–</b> 31 | - | dB | | OFDM EVM <sup>b</sup> | OFDM, 64 QAM | –3 dBm | -31.9 | -33.9 | _ | dB | | OFDM EVM <sup>b</sup> | MCS7 | −6 dBm | -33 | -35 | _ | dB | | Phase noise | 37.4 MHz Crystal, Integ<br>to 10 M | grated from 10 kHz<br>IHz | _ | 0.5 | _ | Degrees | | Tx power control dynamic range | - | | 20 | _ | _ | dB | | Carrier suppression | _ | | 15 | - | _ | dBc | | Gain control step | _ | | - | 0.25 | _ | dB | | Return loss at Chip port Tx | $Z_0 = 50$ | ΩΩ | 4 | 6 | _ | dB | a. The cellular standards listed indicate only typical usages of that band in some countries. Other standards may also be used within those hands # 16.5 General Spurious Emissions Specifications **Table 37. General Spurious Emissions Specifications** | Parameter | Condition/ | Condition/Notes | | Тур | Max | Unit | |----------------------------|------------------------|-----------------|------|-----|-------------|------| | Frequency range | - | | 2400 | - | 2500 | MHz | | General Spurious Emissions | | | | | | | | Tx Emissions | 30 MHz < f < 1 GHz | RBW = 100 kHz | _ | _ | -62 | dBm | | | 1 GHz < f < 12.75 GHz | RBW = 1 MHz | _ | - | -47 | dBm | | | 1.8 GHz < f < 1.9 GHz | RBW = 1 MHz | _ | _ | <b>–</b> 53 | dBm | | | 5.15 GHz < f < 5.3 GHz | RBW = 1 MHz | _ | _ | <b>–</b> 53 | dBm | b. Derate power by 2 dB for temperatures less than -10° or more than +55°. Table 37. General Spurious Emissions Specifications (Cont.) | Parameter | Condition/Notes | | Min | Тур | Max | Unit | |----------------------|------------------------|---------------|-----|--------------------|-------------|------| | Rx/standby Emissions | 30 MHz < f < 1 GHz | RBW = 100 kHz | - | -78 | -63 | dBm | | | 1 GHz < f < 12.75 GHz | RBW = 1 MHz | - | -68.5 <sup>a</sup> | <b>-</b> 53 | dBm | | | 1.8 GHz < f < 1.9 GHz | RBW = 1 MHz | - | -96 | -53 | dBm | | | 5.15 GHz < f < 5.3 GHz | RBW = 1 MHz | - | -96 | -53 | dBm | a. For frequencies other than 3.2 GHz, the emissions value is -96 dBm. The value presented in table is the result of LO leakage at 3.2 GHz. Table 38. General Spurious Emissions Specifications<sup>a</sup> | | | | | | Frequency | (Fch) (MHz) | | | | |-----------------------|----------------|------------------|-----------------|------------------|-----------------|------------------|-----------------|------------------|-----------------| | Spurious<br>Frequency | Power<br>(dBm) | 241 | 12 <sup>b</sup> | İ | 80 <sup>c</sup> | 550 | 00 <sup>c</sup> | 582 | 25 <sup>c</sup> | | | , , | Typical<br>(dBm) | Worst<br>(dBm) | Typical<br>(dBm) | Worst<br>(dBm) | Typical<br>(dBm) | Worst<br>(dBm) | Typical<br>(dBm) | Worst<br>(dBm) | | 2 × VCO | -5 | -60.95 | -59.55 | -62.17 | -60.67 | -64.87 | -61.67 | -57.97 | -55.17 | | | -10 | -64.65 | -62.55 | -63.27 | -61.17 | -64.07 | -62.57 | -59.07 | -57.07 | | | -15 | -64.75 | -62.85 | -63.47 | -62.17 | -63.47 | -62.07 | -60.27 | -58.87 | | HD3 | <b>-</b> 5 | -60.43 | -59.03 | -50.23 | -47.03 | -48.03 | -45.93 | -46.73 | -44.63 | | | -10 | -63.93 | -62.63 | -54.23 | -51.93 | -53.13 | -50.43 | -53.43 | -49.93 | | | -15 | -65.03 | -63.73 | -57.03 | -54.53 | -55.43 | -53.83 | -56.23 | -54.13 | | HD2 | <b>-</b> 5 | -43.57 | -42.97 | -40.95 | -37.05 | -42.75 | -39.45 | -40.75 | -37.95 | | | -10 | -47.87 | -47.47 | -45.55 | -42.15 | -47.45 | -44.35 | -46.45 | -42.65 | | | -15 | -50.87 | -50.57 | -49.35 | -46.35 | -52.15 | -48.65 | -50.75 | -47.55 | | VCO/2 | <b>–</b> 5 | -69.77 | -68.47 | -66.9 | -65.2 | -66.1 | -64.3 | -64.5 | -63.3 | | | -10 | -70.67 | -69.47 | -67.4 | -65.8 | -65.8 | -65.5 | -67.1 | -64.7 | | | -15 | -70.27 | -69.57 | -67.7 | -66.5 | -67.1 | -66 | -67.4 | -65.1 | | 5 × VCO/2 | <b>-</b> 5 | -67.04 | -65.64 | -61.43 | -59.03 | -61.13 | -58.73 | -58.03 | -56.13 | | | -10 | -67.04 | -66.34 | -63.03 | -60.93 | -62.33 | -60.93 | -60.13 | -58.23 | | | -15 | -67.04 | -65.44 | -63.23 | -61.93 | -64.23 | -62.23 | -62.43 | -60.13 | | VCO | <b>-</b> 5 | -49.84 | -49.04 | -50.03 | -49.13 | -50.13 | -49.03 | -49.63 | -48.93 | | | -10 | -49.84 | -48.84 | -50.03 | -49.23 | -50.23 | -49.13 | -49.73 | -48.83 | | | -15 | -49.84 | -49.04 | -50.13 | -49.33 | -50.23 | -49.23 | -49.63 | -48.93 | | VCO/16 | <b>–</b> 5 | -70.65 | -69.45 | -71.22 | -69.62 | -72.12 | -70.52 | -72.02 | -70.92 | | | -10 | -71.25 | -69.75 | -71.42 | -69.72 | -71.62 | -70.72 | -71.52 | -70.72 | | | -15 | -71.25 | -70.15 | -71.42 | -69.52 | -71.22 | -70.42 | -71.42 | -70.62 | | 5 × VCO/16 | <b>-</b> 5 | -71.43 | -68.63 | -69.97 | -68.77 | -71.37 | -70.17 | -70.97 | -70.27 | | | -10 | -71.53 | -70.73 | -69.57 | -69.07 | -70.97 | -69.87 | -70.97 | -69.77 | | | -15 | -71.33 | -70.03 | -70.07 | -68.37 | -71.37 | -69.77 | <b>-</b> 71.17 | -70.07 | a. RBW = 1 MHz, VBW = 1 MHz, sweep = auto, span = 100 MHz, detector = max peak, trace = max hold, and modulation = OFDM. b. $VCO = 1.5 \times Fch$ , where Fch is the center frequency of the channel. c. $VCO = (2/3) \times Fch$ , where Fch is the center frequency of the channel. # 17. Internal Regulator Electrical Specifications **Note:** Values in this data sheet are design goals and are subject to change based on the results of device characterization. Functional operation is not guaranteed outside of the specification limits provided in this section. # 17.1 Core Buck Switching Regulator Table 39. Core Buck Switching Regulator (CBUCK) Specifications | Specification | Notes | Min | Тур | Max | Units | |----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------------------|-------| | Input supply voltage (DC),<br>VBAT | DC voltage range inclusive of disturbances. | 2.3 | 3.6 | 4.8 <sup>a</sup> | V | | PWM mode switching | Forced PWM without FLL enabled. | 2.8 | 4 | 5.2 | MHz | | frequency, Fsw | Forced PWM with FLL enabled. | 3.6 | 4 | 4.4 | MHz | | PWM output current | - | - | _ | 372 | mA | | Output current limit | - | - | 1390 | _ | mA | | Output voltage range | Programmable, 30 mV steps.<br>Default = 1.35V (bits = 0000). | 1.2 | 1.35 | 1.5 | V | | PWM output voltage DC accuracy | Includes load and line regulation. Forced PWM mode. | -4 | _ | 4 | % | | | Total DC accuracy after trim. | -2 | _ | 2 | % | | PWM ripple voltage, static | Measure with 20 MHz BW limit. Static Load. Max ripple based on: VBAT < 4.8V, Vout = 1.35V, Fsw = 4 MHz, 2.2 $\mu$ H inductor, L > 0.6 $\mu$ H, capacitor + Board total-ESR < 20 m $\Omega$ , Cout > 1.9 $\mu$ F, ESL < 200 pH. | - | 7 | 20 | mVpp | | PWM mode peak efficiency<br>(Peak efficiency is at 200 mA load. The<br>following conditions apply to all | 2.5 x 2 mm LQM2HPN2R2NG0, L = 2 $\mu$ H, DCR = 80 m $\Omega$ ±25%, ACR < 1 $\Omega$ . | 79 | 85 | - | % | | inductor types: Forced PWM, 200 mA,<br>Vout = 1.35V, VBAT = 3.6V, Fsw = 4<br>MHz, at 25°C.) | 0805-size LQM21PN2R2NGC, L = 2.1 μH, DCR=230 m $\Omega$ ±25%, ACR < 2 $\Omega$ . | 78 | 84 | - | % | | | 0603-size MIPSTZ1608D2R2B, L = 2.2 μH, DCR = 390 m $\Omega$ ±30%, ACR < 2 $\Omega$ . | 74 | 81 | - | % | | PFM mode efficiency | 10 mA load current, Vout = 1.35V, VBAT = 3.6V, 20C Cap + Board total-ESR < 20 m $\Omega$ , Cout = 4.7 $\mu$ F, ESL < 200 pH, FLL= OFF 0603-size LQM18PN2R5ND0, L = 2.2 $\mu$ H, DCR = 240 m $\Omega$ ±25%, ACR < 2 $\Omega$ . | 67 | 77 | - | % | | LPOM efficiency | 1 mA load current, Vout = 1.35V, VBAT = 3.6V, 20C Cap + board total-ESR < 20 m $\Omega$ , Cout = 4.7 $\mu$ F, ESL < 200 pH, FLL = OFF 0603-size LQM18PN2R5ND0, L = 2.2 $\mu$ H, DCR = 240 $\Omega$ ±25%, ACR < 2 $\Omega$ . | 55 | 65 | - | % | | Start-up time from power down | VIO already on and steady. Time from REG_ON rising edge to CLDO reaching 1.2V. Includes 256 µsec typical Vddc_ok_o delay. | - | 903 | 1106 | μs | # Table 39. Core Buck Switching Regulator (CBUCK) Specifications (Cont.) | Specification | Notes | Min | Тур | Max | Units | |----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|-----|-----|-------| | External inductor, L <sup>b</sup> | _ | - | 2.2 | _ | μH | | External output capacitor, Cout <sup>b</sup> | Ceramic, X5R, 0402, ESR < 30 mΩ at 4 MHz, ±20%, 6.3V, 4.7 μF, Murata GRM155R60J475M | 2 <sup>c</sup> | 4.7 | _ | μF | | External input capacitor, Cin <sup>b</sup> | For SR_VDDBATP5V pin. Ceramic, X5R, 0603, ESR < 30 m $\Omega$ at 4 MHz, ±20%, 6.3V, 4.7 $\mu$ F, Murata GRM155R60J475M. | 0.67 <sup>c</sup> | 4.7 | - | μF | | Input supply voltage ramp-up time | 0 to 4.3V | 40 | - | _ | μs | - a. The maximum continuous voltage is 4.8V. Voltages up to 5.5V for up to 10 seconds, cumulative duration, over the lifetime of the device are allowed. Voltages as high as 5.0V for up to 250 seconds, cumulative duration, over the lifetime of the device are allowed. - b. Refer to PCB Layout Guidelines and Component Selection for Optimized PMU Performance (4334-AN200-R) for component selection details. - c. The minimum value refers to the residual capacitor value after taking into account part-to-part tolerance, DC-bias, temperature, and aging. Document Number: 002-14948 Rev. \*D Page 88 of 109 ## 17.2 3.3V LDO (LDO3P3) Table 40. LDO3P3 Specifications | Specification | Notes | Min | Тур | Max | Units | |--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|------------------|---------------------| | Input supply voltage | Min = 3.3 + 0.1V = 3.4V. Dropout voltage requirement must be met under maximum load for performance specifications. | 2.3 | 3.6 | 4.8 <sup>a</sup> | V | | Output current | _ | ı | _ | 50 | mA | | Output voltage, V <sub>o</sub> | Default = 3.3V. | 2.4 | 3.3 | 3.4 | V | | Dropout voltage | At maximum load. | - | - | 100 | mV | | Output voltage DC accuracy | Includes line/load regulation. | <b>-</b> 5 | _ | +5 | % | | Quiescent current | No load. | _ | 8 | _ | μA | | Line regulation | V <sub>in</sub> from (V <sub>o</sub> + 0.1V) to 4.8V, maximum load. | -0.2 | | +0.2 | %V <sub>o</sub> /V | | Load regulation | Load from 1 mA to 50 mA. | - | 0.02 | 0.05 | %V <sub>o</sub> /mA | | Leakage current | Power-down mode. | _ | _ | 5 | μA | | PSRR | VBAT $\geq$ 3.6V,<br>$V_0$ = 2.5V,<br>$C_0$ = 1 $\mu$ F,<br>maximum load, 100 Hz to 100 kHz. | 20 | _ | _ | dB | | LDO turn-on time | Chip already powered up. | _ | _ | 100 | μs | | In-rush current during turn-on | From its output capacitor in a fully-discharged state | - | - | 70 | mA | | External output capacitor, C <sub>o</sub> <sup>b</sup> | Ceramic, X5R, 0402,<br>(ESR: 30–200 mΩ), ±10%, 10V | 0.44 <sup>c</sup> | 1 | _ | μF | | External input capacitor <sup>b</sup> | For SR_VDDBATA5V pin (shared with Bandgap) ceramic, X5R, 0402, (ESR: 30–200 mΩ), ±10%, 10V. Not needed if sharing VBAT 4.7 μF capacitor with SR_VDDBATP5V. | - | 1 | _ | μF | a. The maximum continuous voltage is 4.8V. Voltages up to 5.5V for up to 10 seconds, cumulative duration, over the lifetime of the device are allowed. Voltages as high as 5.0V for up to 250 seconds, cumulative duration, over the lifetime of the device are allowed. Document Number: 002-14948 Rev. \*D Page 89 of 109 b. Refer to PCB Layout Guidelines and Component Selection for Optimized PMU Performance (4334-AN200-R) for component selection details. c. The minimum value refers to the residual capacitor value after taking into account part-to-part tolerance, DC-bias, temperature, and aging. ## 17.3 2.5V LDO (LDO2P5) Table 41. LDO2P5 Specifications | Specification | Notes | Min | Тур | Max | Units | |---------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|------|------------------|----------| | Input supply voltage | Min = 2.5V + 0.15V = 2.65V. Dropout voltage requirement must be met under maximum load for performance specifications. | 2.3 | 3.6 | 4.8 <sup>a</sup> | V | | Nominal output voltage | Default = 2.5V. | _ | 2.5 | ı | <b>V</b> | | Output voltage programmability | Range | 2.3 | 2.5 | 2.8 | V | | | Accuracy at any step (including line/load regulation), load > 0.1 mA. | | - | 8 | % | | Dropout voltage | At maximum load. | _ | _ | 150 | mV | | Output current | - | 0.1 | _ | 70 | mA | | Quiescent current | No load. <sup>b</sup> | - | 18 | 27 | μA | | | Maximum load. | _ | 1000 | 1200 | μA | | Leakage current | Power-down mode. | _ | 1.5 | 5 | μA | | Line regulation | V <sub>in</sub> from (V <sub>o</sub> + 0.15V) to 4.8V, maximum load. | _ | _ | 4.88 | mV/V | | Load regulation | Load from 1 mA to 70 mA, $V_{in} = 3.6V$ . | - | 0.4 | 0.6 | mV/mA | | Load step error | Load from 1 mA to 70 mA in 1 $\mu$ s and 70 mA to 1 mA in 1 $\mu$ s, $V_{in} \ge V_o + 0.15V$ , Co=2.2 $\mu$ F. | _ | _ | 70 | mV | | PSRR | VBAT ≥ 3.6V, $V_0$ = 2.5V, $C_0$ = 2.2 $\mu$ F, maximum load, 100 Hz to 100 kHz. | 20 | _ | - | dB | | LDO turn-on time | Chip already powered up. | - | - | 200 | μs | | In-rush current | $V_{in} = V_o + 0.15V$ to 4.8V, $C_o = 2.2 \mu F$ , No load. | - | _ | 250 | mA | | External output capacitor, Coc | Ceramic, X5R, 0402,<br>(ESR: 5–240 mΩ), ±10%, 10V | 0.57 <sup>d</sup> | 2.2 | 4.7 | μF | | External input capacitor <sup>b</sup> | · · · · · · · · · · · · · · · · · · · | | 1 | - | μF | a. The maximum continuous voltage is 4.8V. Voltages up to 5.5V for up to 10 seconds, cumulative duration, over the lifetime of the device are allowed. Voltages as high as 5.0V for up to 250 seconds, cumulative duration, over the lifetime of the device are allowed. b. Includes BT min-PMU support current bias. c. Refer to PCB Layout Guidelines and Component Selection for Optimized PMU Performance (4334-AN200-R) for component selection details. d. The minimum value refers to the residual capacitor value after taking into account part-to-part tolerance, DC-bias, temperature, and aging. ## 17.4 CLDO Table 42. CLDO Specifications | Specification | Notes | Min | Тур | Max | Units | |-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|-------|-------| | Input supply voltage, V <sub>in</sub> | Min = 1.2 + 0.1V = 1.3V. Dropout voltage requirement must be met under maximum load. | 1.2 | 1.35 | 1.5 | V | | Output current | _ | 0.1 | - | 150 | mA | | Output voltage, V <sub>o</sub> | Programmable in 25 mV steps. Default = 1.2.V | 1.1 | 1.2 | 1.275 | V | | Dropout voltage | At max load | _ | _ | 100 | mV | | Output voltage DC accuracy <sup>a</sup> | Includes line/load regulation | -4 | _ | +4 | % | | | After trim. Includes line/load regulation. $V_{in} > V_{o} + 0.1V$ . | -2 | - | +2 | % | | Quiescent current | No load | 1 | 10 | _ | μA | | Line regulation | V <sub>in</sub> from (V <sub>o</sub> + 0.1V) to 1.5V, maximum load | _ | _ | 7 | mV/V | | Load regulation | Load from 1 mA to 150 mA | 1 | 15 | 25 | μV/mA | | Leakage current | Power-down | 1 | - | 10 | μA | | PSRR | @1 kHz, Vin ≥ 1.5V, $C_0 = 1 \mu F$ | 20 | _ | | dB | | Start-up time of PMU | VIO up and steady. Time from the REG_ON rising edge to the CLDO reaching 1.2V. Includes 256 μs vddc_ok_o delay. | 1 | - | 1106 | μs | | LDO turn-on time | Chip already powered up. | - | - | 180 | μs | | In-rush current during turn-on | From its output capacitor in a fully-discharged state | _ | _ | 150 | mA | | External output capacitor, Cob | Total ESR: 30 m $\Omega$ –200 m $\Omega$ | 0.67 <sup>c</sup> | 1 | _ | μF | | External input capacitor | Only use an external input capacitor at the VDD_LDO pin if it is not supplied from the CBUCK output. Total ESR (trace/capacitor): $30~\text{m}\Omega$ – $200~\text{m}\Omega$ | - | 1 | _ | μF | a. Load from 0.1 to 150 mA. Document Number: 002-14948 Rev. \*D Page 91 of 109 b. Refer to *PCB Layout Guidelines and Component Selection for Optimized PMU Performance* (4334-AN200-R) for component selection details. c. The minimum value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging. # 17.5 LNLDO Table 43. LNLDO Specifications | Specification | Notes | Min | Тур | Max | Units | |-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|----------|--------------------------| | Input supply voltage, Vin | Min = 1.2V <sub>o</sub> + 0.1V = 1.3V. Dropout voltage requirement must be met under maximum load. | 1.3 | 1.35 | 1.5 | V | | Output current | - | 0.1 | _ | 104 | mA | | Output voltage, V <sub>o</sub> | Programmable in 25 mV steps. Default = 1.2V | 1.1 | 1.2 | 1.275 | V | | Dropout voltage | At maximum load | - | - | 100 | mV | | Output voltage DC accuracy <sup>a</sup> | includes line/load regulation | -4 | _ | +4 | % | | Quiescent current | No load | _ | 44 | _ | μA | | Line regulation | V <sub>in</sub> from (V <sub>o</sub> + 0.1V) to 1.5V, max load | _ | _ | 7 | mV/V | | Load regulation | Load from 1 mA to 104 mA | _ | 15 | 25 | μV/mA | | Leakage current | Power-down | _ | _ | 10 | μA | | Output noise | @30 kHz, 60 mA load, $C_0$ = 1 $\mu$ F @100 kHz, 60 mA load, $C_0$ = 1 $\mu$ F | - | _ | 60<br>35 | nV/root-Hz<br>nV/root-Hz | | PSRR | @ 1kHz, input > 1.3V, $C_0 = 1 \mu F$ , $V_0 = 1.2V$ | 20 | _ | _ | dB | | Start-up time of PMU | VIO up and steady. Time from the REG_ON rising edge to the LNLDO reaching 1.2V. Includes 256 µs vddc_ok_o delay. | - | _ | 1106 | μs | | LDO turn-on time | Chip already powered up. | - | _ | 180 | μs | | In-rush current during turn-on | From its output capacitor in a fully-discharged state | - | _ | 150 | mA | | External output capacitor, $C_o^b$ | Total ESR (trace/capacitor): 30–200 mΩ | 0.67 <sup>c</sup> | 1 | - | μF | | External input capacitor | Only use an external input capacitor at the VDD_LDO pin if it is not supplied from the CBUCK output. Total ESR (trace/capacitor): $30-200~\text{m}\Omega$ | - | 1 | _ | μF | a. Load from 0.1 to 104 mA. b. Refer to *PCB Layout Guidelines and Component Selection for Optimized PMU Performance* (4334-AN200-R) for component selection details. c. The minimum value refers to the residual capacitor value after taking into account the part-to-part tolerance, DC-bias, temperature, and aging. ## 18. System Power Consumption **Note:** Values in this data sheet are design goals and are subject to change based on the results of device characterization. Unless otherwise stated, these values apply for the conditions specified in Table 29: "Recommended Operating Conditions and DC Characteristics," on page 73. #### 18.1 WLAN Current Consumption The WLAN current consumption measurements are shown in Table 44 . All values are with the Bluetooth core in reset (that is, Bluetooth is off). **Table 44. Typical WLAN Power Consumption** | Mode | Bandwidth | Band | VBAT = 3.6V, VDD | IO = 1.8V, T <sub>A</sub> 25°C | | | | | |--------------------------------------|-----------|--------------|------------------|--------------------------------|--|--|--|--| | inous | (MHz) | (GHz) | Vbat, mA | Vio <sup>a</sup> , μA | | | | | | Sleep Modes | | | | | | | | | | OFF <sup>b</sup> | _ | _ | 0.003 | 3 | | | | | | SLEEP <sup>c</sup> | _ | _ | 0.003 | 80 | | | | | | IEEE Power Save, DTIM 1 <sup>d</sup> | _ | - | 0.525 | 80 | | | | | | IEEE Power Save DTIM 3 <sup>d</sup> | _ | - | 0.185 | 80 | | | | | | | | Active Modes | 3 | | | | | | | Transmit, -5 dBm <sup>e,f</sup> | 20 | 2.4 | 53 | 3 | | | | | | Receive <sup>g,f</sup> | 20 | 2.4 | 39 | 3 | | | | | | CRS <sup>h</sup> | 20 | 2.4 | 37 | 3 | | | | | | Transmit, -5 dBm <sup>e,f</sup> | 40 | 2.4 | 60 | 3 | | | | | | Receive <sup>g,f</sup> | 40 | 2.4 | 48 | 3 | | | | | | CRS <sup>h</sup> | 40 | 2.4 | 44 | 3 | | | | | - a. VIO is specified with all pins idle (not switching) and not driving any loads. - b. WL\_REG\_ON and BT\_REG\_ON low. - c. Idle, not associated, or inter-beacon. - d. Beacon Interval = 102.4 ms. Beacon duration = 1 ms @1 Mbps. Average current over 3 DTIM intervals. - e. Duty cycle is 100%. Excludes external PA contribution. - f. Measured using packet engine test mode. - g. Duty cycle is 100%. Carrier sense (CS) detect/packet receive. - h. Carrier sense (CCA) when no carrier present. #### 18.2 Bluetooth and BLE Current Consumption The Bluetooth current consumption measurements are shown in Table 45. Note: The following conditions apply to the values provided in Table 45: - The WLAN core is in reset (WL REG ON = low) for all measurements. - The BT current consumption numbers are measured based on GFSK Tx output power = 10 dBm. - VBAT = 3.6V VIO = 1.8V Table 45. Bluetooth Current Consumption | Operating Mode | VBAT | VIO | Unit | |--------------------------------------------|-------|-------|------| | Sleep | 9 | 110 | μΑ | | SCO Master | 10.18 | _ | mA | | 3DH5/3DH1 Master | 27.7 | _ | mA | | DM1/DH1 Master | 21.12 | _ | mA | | DM3/DH3 Master | 25.89 | _ | mA | | DM5/DH5 Master | 26.49 | _ | mA | | Standard 1.28s Inquiry scan | 158 | 81 | μΑ | | Standard R1 page and 1.28 sec Inquiry scan | 290 | 112 | μΑ | | ACL Link, Sniff mode, interval = 500 ms | 126 | 84 | μΑ | | BLE Scan | 160 | 82 | μΑ | | Adv—Unconnectable 1s | 58 | 115 | μΑ | | Adv—Connectable 20 μs | 2.32 | 0.102 | mA | | Connected 1s | 43 | 108 | μΑ | # 19. Interface Timing and AC Characteristics # 19.1 SDIO/gSPI Timing #### 19.1.1 SDIO Default Mode Timing SDIO default mode timing is shown by the combination of Figure 37 and Table 46 on page 95. Table 46. SDIO Bus Timing<sup>a</sup> Parameters (Default Mode) | Parameter | Symbol | Minimum | Typical | Maximum | Unit | | |--------------------------------------------------------------------|-------------------|--------------|---------|---------|------|--| | SDIO CLK (All values are referred to minimum VIH and maximum VILb) | | | | | | | | Frequency – Data Transfer mode | fPP | 0 | _ | 25 | MHz | | | Frequency – Identification mode | fOD | 0 | _ | 400 | kHz | | | Clock low time | tWL | 10 | _ | _ | ns | | | Clock high time | tWH | 10 | _ | _ | ns | | | Clock rise time | tTLH | _ | _ | 10 | ns | | | Clock low time | tTHL | _ | _ | 10 | ns | | | Inputs: 0 | CMD, DAT (referer | nced to CLK) | | | | | | Input setup time | tISU | 5 | _ | _ | ns | | | Input hold time | tIH | 5 | _ | _ | ns | | | Outputs: | CMD, DAT (refere | nced to CLK) | • | | | | | Output delay time – Data Transfer mode | tODLY | 0 | _ | 14 | ns | | | Output delay time – Identification mode | tODLY | 0 | _ | 50 | ns | | a. Timing is based on $CL \le 40pF$ load on CMD and Data. b. $min(Vih) = 0.7 \times VDDIO$ and $max(Vil) = 0.2 \times VDDIO$ . # 19.1.2 SDIO High-Speed Mode Timing SDIO high-speed mode timing is shown by the combination of Figure 38 and Table 47. Figure 38. SDIO Bus Timing (High-Speed Mode) Table 47. SDIO Bus Timing<sup>a</sup> Parameters (High-Speed Mode) | Parameter | Symbol | Minimum | Typical | Maximum | Unit | |----------------------------------------|-----------------|---------------|-------------|----------------|------| | SDIO CLK (all values are r | eferred to mini | num VIH and r | naximum VIL | <sup>2</sup> ) | | | Frequency – Data Transfer Mode | fPP | 0 | _ | 50 | MHz | | Frequency – Identification Mode | fOD | 0 | _ | 400 | kHz | | Clock low time | tWL | 7 | _ | _ | ns | | Clock high time | tWH | 7 | _ | _ | ns | | Clock rise time | tTLH | _ | _ | 3 | ns | | Clock low time | tTHL | _ | _ | 3 | ns | | Inputs: CMD, DAT (referenced to CLK) | | | | | | | Input setup Time | tISU | 6 | _ | _ | ns | | Input hold Time | tIH | 2 | _ | _ | ns | | Outputs: CMD, DAT (referenced to CLK) | | | | | | | Output delay time – Data Transfer Mode | tODLY | _ | _ | 14 | ns | | Output hold time | tOH | 2.5 | _ | _ | ns | | Total system capacitance (each line) | CL | _ | _ | 40 | pF | a. Timing is based on CL $\leq$ 40pF load on CMD and Data. b. $min(Vih) = 0.7 \times VDDIO$ and $max(Vil) = 0.2 \times VDDIO$ . ## 19.1.3 gSPI Signal Timing The gSPI host and device always use the rising edge of clock to sample data. Figure 39. gSPI Timing Table 48. gSPI Timing Parameters | Parameter | Symbol | Minimum | Maximum | Units | Note | |-----------------------------------|--------|------------------|------------------|-------|------------------------------------------------| | Clock period | T1 | 20.8 | _ | ns | F <sub>max</sub> = 48 MHz | | Clock high/low | T2/T3 | (0.45 × T1) – T4 | (0.55 × T1) – T4 | ns | _ | | Clock rise/fall time <sup>a</sup> | T4/T5 | _ | 2.5 | ns | Measured from 10% to 90% of VDDIO | | Input setup time | T6 | 5.0 | _ | ns | Setup time, SIMO valid to SPI_CLK active edge | | Input hold time | T7 | 5.0 | _ | ns | Hold time, SPI_CLK active edge to SIMO invalid | | Output setup time | T8 | 5.0 | _ | ns | Setup time, SOMI valid before SPI_CLK rising | | Output hold time | Т9 | 5.0 | _ | ns | Hold time, SPI_CLK active edge to SOMI invalid | | CSX to clock <sup>b</sup> | - | 7.86 | _ | ns | CSX fall to 1st rising edge | | Clock to CSX <sup>a</sup> | - | - | _ | ns | Last falling edge to CSX high | - a. Limit applies when SPI\_CLK = Fmax. For slower clock speeds, longer rise/fall times are acceptable provided that the transitions are monotonic and the setup and hold time limits are complied with. - b. SPI\_CSx remains active for entire duration of gSPI read/write/write-read transaction (overall words for multiple-word transaction) # 19.2 JTAG Timing **Table 49. JTAG Timing Characteristics** | Signal Name | Period | Output<br>Maximum | Output<br>Minimum | Setup | Hold | |-------------|--------|-------------------|-------------------|-------|------| | TCK | 125 ns | - | _ | _ | _ | | TDI | _ | _ | - | 20 ns | 0 ns | | TMS | _ | - | - | 20 ns | 0 ns | | TDO | _ | 100 ns | 0 ns | - | - | | JTAG_TRST | 250 ns | - | - | ı | _ | ## 20. Power-Up Sequence and Timing #### 20.1 Sequencing of Reset and Regulator Control Signals The CYW4334W has three signals that allow the host to control power consumption by enabling or disabling the Bluetooth, WLAN, and internal regulator blocks. These signals are described below. Additionally, diagrams are provided to indicate proper sequencing of the signals for various operational states (see Figure 40, Figure 41 on page 100, and Figure 42 and Figure 43 on page 101). The timing values indicated are minimum required values; longer delays are also acceptable. #### Note - The WL\_REG\_ON and BT\_REG\_ON signals are ORed in the CYW4334W. The diagrams show both signals going high at the same time (as would be the case if both REG signals were controlled by a single host GPIO). If two independent host GPIOs are used (one for WL\_REG\_ON and one for BT\_REG\_ON), then only one of the two signals needs to be high to enable the CYW4334W regulators. - The CYW4334W has an internal power-on reset (POR) circuit. The device will be held in reset for a maximum of 110 ms after VDDC and VDDIO have both passed the POR threshold (see Table 29: "Recommended Operating Conditions and DC Characteristics," on page 73). Wait at least 150 ms after VDDC and VDDIO are available before initiating SDIO accesses. #### 20.1.1 Description of Control Signals - WL\_REG\_ON: Used by the PMU to power up the WLAN section. It is also OR-gated with the BT\_REG\_ON input to control the internal CYW4334W regulators. When this pin is high, the regulators are enabled and the WLAN section is out of reset. When this pin is low the WLAN section is in reset. If both the BT\_REG\_ON and WL\_REG\_ON pins are low, the regulators are disabled. - BT\_REG\_ON: Used by the PMU (OR-gated with WL\_REG\_ON) to power up the internal CYW4334W regulators. If both the BT\_REG\_ON and WL\_REG\_ON pins are low, the regulators are disabled. When this pin is low and WL\_REG\_ON is high, the BT section is in reset. **Note:** For both the WL\_REG\_ON and BT\_REG\_ON pins, there should be at least a 10 msec time delay between consecutive toggles (where both signals have been driven low). This is to allow time for the CBUCK regulator to discharge. If this delay is not followed, then there may be a VDDIO in-rush current on the order of 36 mA during the next PMU cold start. #### 20.1.2 Control Signal Timing Diagrams # 21. Package Information #### 21.1 Package Thermal Characteristics Table 50. Package Thermal Characteristics<sup>a</sup> | Characteristic | WLBGA | WLSCP | |---------------------------------------------|-------|-------| | θ <sub>JA</sub> (°C/W) (value in still air) | 40.59 | 40.26 | | $\theta_{\sf JB}$ (°C/W) | 1.82 | 1.60 | | $\theta_{JC}$ (°C/W) | 0.50 | 0.50 | | Ψ <sub>JT</sub> (°C/W) | 0.98 | 0.39 | | Ψ <sub>JB</sub> (°C/W) | 12.73 | 9.34 | | Maximum Junction Temperature T <sub>j</sub> | 125°C | 125°C | | Maximum Power Dissipation (W) | 0.87 | 0.87 | a. No heat sink, TA = $70^{\circ}$ C. This is an estimate, based on a 4-layer PCB that conforms to EIA/JESD51–7 (101.6 mm × 114.3 mm × 1.6 mm) and P = 0.87W continuous dissipation. #### 21.2 Junction Temperature Estimation and PSI<sub>JT</sub> Versus THETA<sub>JC</sub> Package thermal characterization parameter PSI-J<sub>T</sub> ( $\Psi_{JT}$ ) yields a better estimation of actual junction temperature (T<sub>J</sub>) versus using the junction-to-case thermal resistance parameter Theta-J<sub>C</sub> ( $\theta_{JC}$ ). The reason for this is that $\theta_{JC}$ assumes that all the power is dissipated through the top surface of the package case. In actual applications, some of the power is dissipated through the bottom and sides of the package. $\Psi_{JT}$ takes into account power dissipated through the top, bottom, and sides of the package. The equation for calculating the device junction temperature is: $$T_J = T_T + P \times \Psi_{JT}$$ #### Where: - T<sub>J</sub> = Junction temperature at steady-state condition (°C) - T<sub>T</sub> = Package case top center temperature at steady-state condition (°C) - P = Device power dissipation (Watts) - $\Psi_{JT}$ = Package thermal characteristics; no airflow (°C/W) #### 21.3 Environmental Characteristics For environmental characteristics data, see Table 27: "Environmental Ratings," on page 72. #### 22. Mechanical Information Figure 44. 109-Ball WLBGA Package Mechanical Information **Note:** Top-layer metal is not allowed in the keep-out areas. Figure 45. WLBGA Keep-Out Areas for PCB Layout—Bottom View | | | i iguie 43. | | | as ioi Fob | Layout—I | Jottoili Vie | | | |------------|------|-------------|------------------------------|------|------------|---------------|--------------|------|-------| | (AZO) | (Kg) | (NB) | (K) | (Mp) | (Z) | (AA) | k3 | A2 | PJ) | | B10) | 89 | 88 | (B1) | BP | (B2) | BA | 83 | BS | BI | | (70) | (6) | CB | $\overline{C1}$ | 66 | (%) | CP | (3) | CS | C | | <i>D10</i> | 79 | 78 | (2) | 26 | 75 | DA | 73 | DS | | | (£70) | (59) | (58) | £1) | (56) | (5) | EA | £3 | ES | (E) | | (570) | (59) | (83) | <del>(</del> <del>5</del> 1) | (40) | (5) | (FA) | (53) | 65 | £7) | | (010) | (6) | (38) | (51) | (%) | (2) | (CA) | (3) | 62 | (1) | | (410) | (49) | (48) | (H) | (46) | (45) | AY | (43) | (45) | (H) | | (10) | (9) | 78 | (37) | 76) | (5) | ( <u>)</u> A) | 3 | 15 | (7) | | (470) | (49) | 48 | <del>(1</del> ) | 46 | 42 | Kr | | 15 | (1/2) | | | (9) | (8) | (1) | 76 | (5) | (A) | (\3) | (2) | | Note: Top-layer metal is not allowed in the keep-out areas. Figure 47. WLCSP Keep-Out Areas for PCB Layout—Bottom View with Bumps Facing Up # 23. Ordering Information | Part Number | Package | Description | Operating Ambient Temperature | |--------------|-----------------------------------------------------|-------------------------------------------------------|-------------------------------| | CYW4334WKWBG | | Single-band 2.4 GHz WLAN + BT 4.0 low-profile package | -30°C to +85°C | | CYW4334WKUBG | 109 ball WLBGA<br>(4.08 mm × 4.48 mm, 0.4 mm pitch) | Single-band 2.4 GHz WLAN + BT 4.0 | -30°C to +85°C | # **Document History** | Revision | ECN | Orig. of Change | Submission Date | Description of Change | |----------|---------|-----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | - | - | 12/13/13 | 4334W-DS100-R:<br>Initial release. | | *A | - | - | 1/10/2014 | 4334W-DS101-R: | | | | | | Updated: • Figure 31: "109-WLBGA Ball Map (Bottom View)," on page 59 • Figure 32: "208-WLCSP Bump Map (Bottom View)," on page 60 • Table 18: "WLCSP 208 – Bump Coordinates," on page 61 • Table 19: "WLBGA and WLCSP Signal Descriptions," on page 67 | | *B | - | - | 3/19/2014 | 4334W-DS102-R: | | | | | | Updated: • Table 4, "External 32.768 kHz Sleep Clock Specifications," on page 14 | | *C | - | - | 4/30/2014 | 4334W-DS103-R: | | | | | | Updated: • "External 32.768 kHz Low-Power Oscillator" on page 14 • Table 4, "External 32.768 kHz Sleep Clock Specifications," on page 14 • Table 26, "Absolute Maximum Ratings," on page 72 | | *D | 5446871 | UTSV | 10/21/2016 | Migrated to cypress template. | # Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** ARM® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things Lighting & Power Control Memory Cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/interface cypress.com/powerpsoc cypress.com/powerpsoc cypress.com/memory PSoC cypress.com/psoc Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless/RF cypress.com/wireless #### PSoC<sup>®</sup>Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ## **Cypress Developer Community** Forums | WICED IoT Forums | Projects | Video | Blogs | Training | Components #### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2013-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.